11 Revision History
Changes from Revision F (October 2016) to Revision G (January 2024)
- Changed data sheet title from: CDCE(L)913: Flexible Low Power LVCMOS Clock Generator With SSC Support for EMI Reduction to CDCE(L)949: Flexible Low Power LVCMOS Clock Generator With SSC Support for EMI Reduction
Go
- Updated the numbering format for tables, figures, and cross-references throughout the documentGo
- Changed all instances of legacy terminology to controller and target where I2C is mentionedGo
- Changed the Device Information table to Package Information
Go
Changes from Revision E (August 2016) to Revision F (October 2016)
- Changed data sheet title from: CDCEx949 Programmable 4-PLL VCXO Clock Synthesizer With 1.8-V, 2.5-V, and 3.3-V LVCMOS Outputs to: CDCE(L)913: Flexible Low Power LVCMOS Clock Generator With SSC Support for EMI Reduction
Go
Changes from Revision D (March 2010) to Revision E (August 2016)
- Added Device Information table, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information sectionGo
- Condensed down bullets in Features
Go
- Deleted 'General Purpose Frequency Synthesizing' from Applications
Go
- Updated values in the Thermal Information table to align with JEDEC standards Go
- Changed Byte Read Protocol image, second S to SrGo
- Changed 100 MHz < ƒVCO > 200 MHz; TO 80 MHz ≤ ƒVCO ≤ 230 MHz; and changed 0 ≤ p ≤ 7 TO 0 ≤ p ≤ 4Go
- Changed under Example, fifth row, N", 2 places TO N'Go
Changes from Revision C (October 2009) to Revision D ()
- Added PLL settings limits: 16 ≤ q ≤ 63, 0 ≤ p ≤ 7, 0 ≤ r ≤ 511, 0 < N < 4096 foot to PLL1, PLL2, PLL3, & PLL4 Configure Register TableGo
Changes from Revision B (September 2009) to Revision C ()
- Deleted sentence - A different default setting can be programmed on customer request. Contact Texas Instruments sales or marketing representative for more information.Go
Changes from Revision A (December 2007) to Revision B ()
- Added Note 3: SDA and SCL can go up to 3.6 V as stated in the Recommended Operating Conditions tableGo
Changes from Revision * (August 2007) to Revision A ()
- Changed the THERMAL RESISTANCE FOR TSSOP tableGo
- Changed Changed all values in this column except for new rows. Old values were 85, 80, 78, 76, 26Go
- Added Added RowGo
- Added Added rowGo
- Added Added rowGo
- Added Added rowGo
- Changed Generic Configuration Register table RID From: 0h To: XbGo
- Added note to the PWDN description, Generic Configuration Register tableGo