SCAS931G May 2012 – January 2018 CDCM6208
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
fOUT-I | Output frequency | Integer Output Divider | CDCM6208V1 | 1.55 | 800 | MHz | |
CDCM6208V2 | 1.91 | 800 | |||||
VCM-DC | Output DC-coupled common-mode voltage | DC coupled with 50-Ω external termination to VDD_Yx_Yy | VDD_Yx_Yy – 0.4 | V | |||
|VOD| | Differential output voltage | 100-Ω diff load AC coupling (see Figure 12), fOUT ≤ 250 MHz |
|||||
1.71 V ≤ VDD_Yx_Yy ≤ 1.89 V | 0.45 | 0.75 | 1.12 | V | |||
2.375 V ≤ VDD_Yx_Yy ≤ 3.465 V | 0.6 | 0.8 | 1.12 | V | |||
100-Ω diff load AC coupling (see Figure 12), fOUT ≥ 250 | |||||||
1.71 V ≤ VDD_Yx_Yy ≤ 1.89 V | 0.73 | V | |||||
2.375 V ≤ VDD_Yx_Yy ≤ 3.465 V | 0.55 | 0.75 | 1.12 | V | |||
VOUT | Differential output peak-to-peak voltage | 2 × |V OD| |
V | ||||
tR/tF | Output rise/fall time | ±200 mV around crossing point | 109 | 217 | ps | ||
20% to 80% VOD | 211 | ps | |||||
tslew | Output rise/fall slew rate | 3.7 | 5.1 | 7.3 | V/ns | ||
PN-floor | Phase noise floor | VDD_Yx_Yy = 3.3 V (see Figure 54) | –161.4 | –155.8 | dBc/Hz | ||
ODC | Output duty cycle | Not in bypass mode | 47.5% | 52.5% | |||
ROUT | Output impedance | Measured from pin to VDD_Yx_Yy | 50 | Ω |