SCAS671B October 2001 – January 2022 CDCVF25081
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The CDCVF25081 is a low jitter, low skew, phase-locked loop clock buffer solution. Unlike many products containing PLLs, the CDCVF25081 does not require an external RC network. The loop filter for the PLL is included on-chip, minimizing component count, space, and cost. Two banks of four outputs each provide buffered copies of the CLKIN.