SLASEA3D December 2016 – December 2023 DAC38RF80 , DAC38RF83 , DAC38RF84 , DAC38RF85 , DAC38RF90 , DAC38RF93
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
0 | 0 | 0 | 0 | 0 | 0 | 0 | x |
R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |
R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | FIFO_ZEROS_DATA | R/W | 1 | When asserted FIFO errors zero the data out of the JESD block. For test purposes this could be turned off to allow test patterns in the FIFO. |
14:13 | NOT USED | R/W | 000 | Not Used |
12 | SRDS_FIFO_ALM_CLR | R/W | 0 | Set to 1 to clear FIFO errors. Must be set to 0 for proper FIFO operation |
11 | Not used | R/W | 0 | Not used |
10:8 | FIFO_OFFSET | R/W | 0000 | Used to set the difference between read and write pointers in the JESD FIFO. |
7:1 | Reserved | R/W | 0 | Reserved |
0 | SPI_TXENABLE | R/W | 0 | When asserted the internal value of txenable = '1' |