SLASEA3D December 2016 ā December 2023 DAC38RF80 , DAC38RF83 , DAC38RF84 , DAC38RF85 , DAC38RF90 , DAC38RF93
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 7-36 lists the register field values required for each JESD204B mode, interpolation mode and clock phase. The register field addresses are listed in Table 7-37.
Mode | Register Field Programming | ||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|
L-M-F-S-Hd 1 TX/2TX | Interp | CLOCK PHASES (1-0) | INTERP (4-0) | CLKJESD_DIV (3-0) | CLKJESD_OUT_DIV (3-0) | L_M1 (4-0) | F_M1 (7-0) | M_M1 (7-0) | S_M1 (4-0) | HD | N_M1/Nā_M1 (4-0) |
82121/NA | 6 | 11 | 00011 | 0110 | 0011 | 00111 | 0x00 | 0x01 | 00001 | 1 | 01111 |
8 | 11 | 00100 | 0111 | 0100 | |||||||
12 | 11 | 00110 | 1010 | 0110 | |||||||
16 | 11 | 01000 | 1011 | 0111 | |||||||
42111/84111 | 6 | 10 | 00011 | 0010 | 0011 | 00011 | 0x00 | 0x01 | 00000 | 1 | 01111 |
8 | 11 | 00100 | 0011 | 0100 | |||||||
10 | 11 | 00101 | 0101 | 0101 | |||||||
12 | 11 | 00110 | 0110 | 0110 | |||||||
16 | 11 | 01000 | 0111 | 0111 | |||||||
18 | 11 | 01001 | 1001 | 1000 | |||||||
24 | 11 | 01100 | 1010 | 1010 | |||||||
22210/44210 | 8 | 01 | 00100 | 0001 | 0100 | 00001 | 0x01 | 0x01 | 00000 | 0 | 01111 |
12 | 10 | 00110 | 0010 | 0110 | |||||||
16 | 11 | 01000 | 0011 | 0111 | |||||||
18 | 11 | 01001 | 0100 | 1000 | |||||||
20 | 11 | 01010 | 0101 | 1001 | |||||||
24 | 11 | 01100 | 0110 | 1010 | |||||||
12410/24410 | 16 | 01 | 01000 | 0001 | 0111 | 00000 | 0x03 | 0x01 | 00000 | 0 | 01111 |
24 | 10 | 00110 | 0110 | 1010 | |||||||
44210/88210 | 8 | 01 | 00100 | 0001 | 0100 | 00011 | 0x01 | 0x03 | 00000 | 0 | 01111 |
12 | 10 | 00110 | 0010 | 0110 | |||||||
16 | 11 | 01000 | 0011 | 0111 | |||||||
24 | 11 | 01100 | 0110 | 1010 | |||||||
24410/48410 | 16 | 01 | 01000 | 0001 | 0111 | 00001 | 0x03 | 0x03 | 00000 | 0 | 01111 |
24 | 10 | 01100 | 0010 | 1010 | |||||||
24310/48310 | 24 | 11 | 01100 | 0011 | 1010 | 00001 | 0x02 | 0x03 | 00000 | 0 | 01011 |
Register Field Name | Register | Register Address | Bit(s) | Hyperlink |
---|---|---|---|---|
INTERP | MULTIDUC_CFG1 | 0x0A | 12-8 | 7.5.13 |
CLKJESD_DIV | SerDes_CLK | 0x25 | 15-12 | 7.5.28 |
CLKJESD_OUT_DIV | 11-8 | |||
L_M1 | JESD_K_L | 0x4C | 4-0 | 7.5.47 |
F_M1 | JESD_RBD_F | 0x4B | 7-0 | 7.5.46 |
M_M1 | JESD_M_S | 0x4D | 15-8 | 7.5.48 |
S_M1 | 4-0 | |||
HD | JESD_N_HD_SCR | 0x4E | 6 | 7.5.49 |
N_M1 | 4-0 | |||
N_M1ā (NPRIME_M1) | 12-8 | |||
JESD_PHASE_MODE | JESD_LN_EN | 0x4A | 1-0 | 7.5.45 |
All registers are paged! |