SLASEA3D December 2016 – December 2023 DAC38RF80 , DAC38RF83 , DAC38RF84 , DAC38RF85 , DAC38RF90 , DAC38RF93
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
0 | 0 | 0 | 0 | 0 | 0 | 0 | x |
R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 |
R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | RCLK_SYNC_ENA | RW | 1 | When asserted the sysref is used to sync the clock divider in the centralclkdiv. This should be disabled after initial syncing. |
14 | FRCLK_DIV_ENA | RW | 1 | When asserted the full rate clock divider that provides the DIV4 phases to the DACs is enabled |
13 | DACA_FRCLK_ENA | RW | 1 | When asserted the full rate clock to the DACA block is enabled |
12 | DACB_FRCLK_ENA | RW | 1 | When asserted the full rate clock to the DACB block is enabled |
11 | DACA_DUMDATA | RW | 0 | Enables distortion enhancement for DACA when set high |
10 | DACB_DUMDATA | RW | 0 | Enables distortion enhancement for DACB when set high |
9:2 | Reserved | RW | 0x000 | Reserved |
1 | QRCLOCK_DACA_ENA | RW | 1 | Turns on the quarter rate clock for DACA when '1' |
0 | QRCLOCK_DACB_ENA | RW | 1 | Turns on the quarter rate clock for DACB when '1' |