SLASEX3A March 2021 – December 2021 DAC43204 , DAC53204 , DAC63204
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PMBus page address = FFh, PMBus register address = F1h
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
BRDCAST-DATA[11:0] BRDCAST-DATA[9:0] BRDCAST-DATA[7:0] |
X | ||||||||||||||
R/W-0h | X-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-4 | BRDCAST-DATA[11:0] BRDCAST-DATA[9:0] BRDCAST-DATA[7:0] |
R/W | 000h | Broadcast code for all DAC
channels Data are in straight-binary format. MSB left-aligned. Use the following bit-alignment: DAC63204: {BRDCAST-DATA[11:0]} DAC53204: {BRDCAST-DATA[9:0], X, X} DAC43204: {BRDCAST-DATA[7:0], X, X, X, X} X = Don't care bits. The BRD-CONFIG-X bit in the DAC-X-FUNC-CONFIG register must be enabled for the respective channels. |
3-0 | X | X | 0h | Don't care. |