SLASF61A January 2023 – September 2023 DAC539G2-Q1
PRODUCTION DATA
The DAC539G2-Q1 has five digital I/O pins that control I2C, SPI, GPI, and mode selection. The MODE pin must be at logic low to enable the programming interface. These devices automatically detect I2C and SPI protocols at the first successful communication after power-on, and then connect to the detected interface. After an interface protocol is connected, any change in the protocol is ignored. The I2C interface uses the A0 pin to select from among four address options. The SPI is a three-wire interface by default. No readback capability is available in three-wire SPI mode. The SDO pin can be enabled in the register map and then programmed into the NVM. The SPI readback mode is slower than the write mode. The programming interface pins are: