SLASEH4 November 2023 DAC61401 , DAC81401
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The device requires four power-supply inputs: IOVDD, VDD, AVDD, and AVSS. Connect a 0.1-µF ceramic capacitor close to each power-supply pin. In addition, a 4.7-µF or 10-µF bulk capacitor is recommended for each power supply. Choose tantalum or aluminum types for the bulk capacitors.
External reference voltage of 2.5 V can be supplied to VREFIO pin provided VDD supply is powered up beforehand.
The digital pins of the DAC81401 (SCLK, SDI, SYNC and SDO) are not fail safe. Pull the digital pins to logic level high with IOVDD supply or after IOVDD supply, but not before.
There is no sequencing requirement for the power supplies. The DAC output range is configurable; therefore, sufficient power-supply headroom is required to achieve linearity at codes close to the power-supply rails. When sourcing or sinking current from or to the DAC output, account for the effects of power dissipation on the temperature of the device, and the device must not exceed the maximum junction temperature.