SLASF72 March 2023 DAC53004W
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
fSCL | SCL frequency | 400 | kHz | ||
tBUF | Bus free time between stop and start conditions | 1.3 | µs | ||
tHDSTA | Hold time after repeated start | 0.6 | µs | ||
tSUSTA | Repeated start setup time | 0.6 | µs | ||
tSUSTO | Stop condition setup time | 0.6 | µs | ||
tHDDAT | Data hold time | 0 | ns | ||
tSUDAT | Data setup time | 100 | ns | ||
tLOW | SCL clock low period | 1300 | ns | ||
tHIGH | SCL clock high period | 600 | ns | ||
tF | Clock and data fall time | 300 | ns | ||
tR | Clock and data rise time | 300 | ns | ||
tVDDAT | Data valid time, R = 360 Ω, Ctrace = 23 pF, Cprobe = 10 pF | 0.9 | µs | ||
tVDACK | Data valid acknowledge time, R = 360 Ω, Ctrace = 23 pF, Cprobe = 10 pF | 0.9 | µs |