SLASF73 April 2023 DAC63202W
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The DAC63202W output amplifier and internal reference can be independently powered down through the EN-INT-REF, VOUT-PDN-X, and IOUT-PDN-X bits in the COMMON-CONFIG register (see also Figure 7-2). At power up, the DAC output and the internal reference are disabled by default. In power-down mode, the DAC outputs (OUTx pins) are in a high-impedance state. To change this state to 10 kΩ-AGND or 100 kΩ-AGND in the voltage-output mode (at power up), use the VOUT-PDN-X bits. The power-down state for current-output mode is always high-impedance.
The DAC power-up state can be programmed to any state (power-down or normal mode) using the NVM. Table 7-11 shows the DAC power-down bits. The individual channel power-down bits or the global device power-down function can be mapped to the GPIO pin using the GPIO-CONFIG register.
REGISTER | VOUT-PDN-X[1] | VOUT-PDN-X[0] | IOUT-PDN-X | DESCRIPTION |
---|---|---|---|---|
COMMON-CONFIG | 0 | 0 | 1 | Power up VOUT-X. |
0 | 1 | 1 | Power down VOUT-X with 10 kΩ
to AGND. Power down IOUT-X to Hi-Z. | |
1 | 0 | 1 | Power down VOUT-X with 100
kΩ to AGND. Power down IOUT-X to Hi-Z. | |
1 | 1 | 1 | Power down VOUT-X to Hi-Z.
Power down IOUT-X to Hi-Z (default). | |
1 | 1 | 0 | Power down VOUT-X to Hi-Z.
Power up IOUT-X. |