SLASF73 April 2023 DAC63202W
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PMBus page address = 03h, 00h, PMBus register address = 26h
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VOUT:
DAC-X-MARGIN-LOW[11:0] IOUT: DAC-X-MARGIN-LOW[7:0] |
X | ||||||||||||||
R/W-0h | X-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-4 | VOUT: DAC-X-MARGIN-LOW[11:0]
IOUT: DAC-X-MARGIN-LOW[7:0] |
R/W | 000h | Margin-low code for DAC
output Data are in straight-binary format. MSB left aligned. Use the following bit alignment: VOUT: {DAC-X-MARGIN-LOW[11:0] IOUT: {DAC-X-MARGIN-LOW[7:0], X, X, X, X} X = Don't care bits. |
3-0 | X | X | 0 | Don't care |