at TA = 25°C,
VDD = 5.5 V, Internal reference = 2.5 V, REF-DIV = 0 and BUFF-GAIN = 1, and DAC
outputs unloaded (unless otherwise noted)
Figure 7-3 Integral Linearity Error vs Digital Input Code
Figure 7-5 Total Unadjusted Error vs Digital Input Code
Figure 7-7 Differential Linearity Error vs Temperature
Figure 7-9 Zero Code Error vs Temperature
Figure 7-11 Full Scale Error vs Temperature![DAC80501 DAC70501 DAC60501 Integral Linearity Error vs Supply Voltage GUID-13C877E9-1DDB-42CA-9195-E4C02DBA28D0-low.gif](/ods/images/SBAS794E/GUID-13C877E9-1DDB-42CA-9195-E4C02DBA28D0-low.gif)
REF-DIV = 0 and BUFF-GAIN = 0 |
Figure 7-13 Integral Linearity Error vs Supply Voltage
Figure 7-15 Total
Unadjusted Error vs Supply Voltage
Figure 7-17 Offset Error vs Supply Voltage
Figure 7-19 Full
Scale Error vs Supply Voltage
Figure 7-21 Differential Linearity Error vs Reference Voltage
Figure 7-23 Zero
Code Error vs Reference Voltage
Figure 7-25 Gain
Error vs Reference Voltage
Figure 7-27 Supply Current vs Digital Input Code
Figure 7-29 Supply Current vs Supply Voltage![DAC80501 DAC70501 DAC60501 Power
Down Current vs Supply Voltage GUID-B2519BC4-64DE-4661-9960-DF99CFFE645A-low.gif](/ods/images/SBAS794E/GUID-B2519BC4-64DE-4661-9960-DF99CFFE645A-low.gif)
External reference = 2.5 V, REF-DIV = 1 and BUFF-GAIN =
0 |
Figure 7-31 Power
Down Current vs Supply Voltage![DAC80501 DAC70501 DAC60501 Source and Sink Capability GUID-19C75F62-36E1-433A-9DB0-B64DD5DA0DCE-low.gif](/ods/images/SBAS794E/GUID-19C75F62-36E1-433A-9DB0-B64DD5DA0DCE-low.gif)
REF-DIV = 0 and BUFF-GAIN = 0 |
Figure 7-33 Source and Sink Capability![DAC80501 DAC70501 DAC60501 Source and Sink Capability GUID-CD0218F1-6DC7-4FD3-9CE2-69AB781D8940-low.gif](/ods/images/SBAS794E/GUID-CD0218F1-6DC7-4FD3-9CE2-69AB781D8940-low.gif)
REF-DIV = 1 and BUFF-GAIN = 0 |
|
Figure 7-35 Source and Sink Capability![DAC80501 DAC70501 DAC60501 Glitch Impulse, Falling Edge, 1‑LSB Step GUID-1D26E897-ADDB-4989-B408-CE041CB3A29A-low.gif](/ods/images/SBAS794E/GUID-1D26E897-ADDB-4989-B408-CE041CB3A29A-low.gif)
DAC
code transition from midscale to midscale – 1
LSB, |
REF-DIV = 0 and BUFF-GAIN = 0 |
Figure 7-37 Glitch Impulse, Falling Edge, 1‑LSB Step![DAC80501 DAC70501 DAC60501 Full-Scale Settling Time, Falling Edge GUID-87C2E944-F2A6-4E90-BBA5-C0655B5FF723-low.gif](/ods/images/SBAS794E/GUID-87C2E944-F2A6-4E90-BBA5-C0655B5FF723-low.gif)
REF-DIV = 0 and BUFF-GAIN = 0 |
Figure 7-39 Full-Scale Settling Time, Falling Edge![DAC80501 DAC70501 DAC60501 Power-off Glitch GUID-76CC9685-8A43-485F-8593-F9BF65BA83B7-low.gif](/ods/images/SBAS794E/GUID-76CC9685-8A43-485F-8593-F9BF65BA83B7-low.gif)
REF-DIV = 0 and BUFF-GAIN = 0 |
|
Figure 7-41 Power-off Glitch![DAC80501 DAC70501 DAC60501 DAC
Output THD+N vs Frequency GUID-C6804E79-4670-429E-8847-E3782FAD0DDF-low.gif](/ods/images/SBAS794E/GUID-C6804E79-4670-429E-8847-E3782FAD0DDF-low.gif)
fo = 1 kHz, fs = 400 kHz,
includes 7 harmonics, |
measurement bandwidth = 20 kHz, external reference =
2.5 V, |
REF-DIV = 0 and BUFF-GAIN = 0 |
Figure 7-43 DAC
Output THD+N vs Frequency![DAC80501 DAC70501 DAC60501 DAC
Output Noise 0.1 Hz to 10 Hz GUID-F55B2D7C-8485-40CE-A3CA-B64317C10E8D-low.gif](/ods/images/SBAS794E/GUID-F55B2D7C-8485-40CE-A3CA-B64317C10E8D-low.gif)
DAC
code at midscale, external reference = 2.5 V, |
REF-DIV = 0 and BUFF-GAIN = 0 |
Figure 7-45 DAC
Output Noise 0.1 Hz to 10 Hz![DAC80501 DAC70501 DAC60501 Clock
Feedthrough GUID-3C6D53C7-1A33-4177-BB20-D3328AEC44AC-low.gif](/ods/images/SBAS794E/GUID-3C6D53C7-1A33-4177-BB20-D3328AEC44AC-low.gif)
DAC
code at midscale, external reference = 2.5 V, |
SCLK
= 1 MHz, REF-DIV = 0 and BUFF-GAIN = 0 |
Figure 7-47 Clock
Feedthrough
Figure 7-49 Internal Reference Voltage vs Supply Voltage
Figure 7-51 Internal Reference Noise Density vs Frequency
Figure 7-53 Internal Reference Temperature Drift Histogram
Figure 7-55 Internal Reference
Temperature Drift (Pre- and Post-Solder) Histogram
Figure 7-4 Differential Linearity Error vs Digital Input Code
Figure 7-6 Integral Linearity Error vs Temperature
Figure 7-8 Total Unadjusted Error vs Temperature
Figure 7-10 Offset Error vs Temperature
Figure 7-12 Gain Error vs Temperature![DAC80501 DAC70501 DAC60501 Differential Linearity Error vs Supply Voltage GUID-67AD0F3C-8C27-4C61-92B0-423E1F021E43-low.gif](/ods/images/SBAS794E/GUID-67AD0F3C-8C27-4C61-92B0-423E1F021E43-low.gif)
REF-DIV = 0 and BUFF-GAIN = 0 |
Figure 7-14 Differential Linearity Error vs Supply Voltage
Figure 7-16 Zero
Code Error vs Supply Voltage
Figure 7-18 Gain
Error vs Supply Voltage
Figure 7-20 Integral Linearity Error vs Reference Voltage
Figure 7-22 Total
Unadjusted Error vs Reference Voltage
Figure 7-24 Offset Error vs Reference Voltage
Figure 7-26 Full
Scale Error vs Reference Voltage
Figure 7-28 Supply Current vs Temperature![DAC80501 DAC70501 DAC60501 Power
Down Current vs Temperature GUID-6C70F884-F6E3-496C-88F2-C8EAA6F60357-low.gif](/ods/images/SBAS794E/GUID-6C70F884-F6E3-496C-88F2-C8EAA6F60357-low.gif)
REF-DIV = 0 and BUFF-GAIN = 0 |
Figure 7-30 Power
Down Current vs Temperature![DAC80501 DAC70501 DAC60501 Headroom and Footroom vs Load Current GUID-2B0ED0BA-30F5-4911-B077-9123A38045C9-low.gif](/ods/images/SBAS794E/GUID-2B0ED0BA-30F5-4911-B077-9123A38045C9-low.gif)
External reference = 2.5 V |
Figure 7-32 Headroom and Footroom vs Load Current![DAC80501 DAC70501 DAC60501 Source and Sink Capability GUID-3EF60CA1-57BA-4032-AA82-36DF072D548E-low.gif](/ods/images/SBAS794E/GUID-3EF60CA1-57BA-4032-AA82-36DF072D548E-low.gif)
REF-DIV = 0 and BUFF-GAIN = 1 |
Figure 7-34 Source and Sink Capability![DAC80501 DAC70501 DAC60501 Glitch Impulse, Rising Edge, 1‑LSB Step GUID-871DEF9B-F252-4BAE-9358-107AC600051B-low.gif](/ods/images/SBAS794E/GUID-871DEF9B-F252-4BAE-9358-107AC600051B-low.gif)
DAC
code transition from midscale – 1 to midscale
LSB, |
REF-DIV = 0 and BUFF-GAIN = 0 |
Figure 7-36 Glitch Impulse, Rising Edge, 1‑LSB Step![DAC80501 DAC70501 DAC60501 Full-Scale Settling Time, Rising Edge GUID-05DA302C-777A-431E-A1C7-63793FD366EC-low.gif](/ods/images/SBAS794E/GUID-05DA302C-777A-431E-A1C7-63793FD366EC-low.gif)
REF-DIV = 0 and BUFF-GAIN = 0 |
|
Figure 7-38 Full-Scale Settling Time, Rising Edge![DAC80501 DAC70501 DAC60501 Power-on Glitch GUID-6BD24C45-E632-4687-B296-00574FAC5F52-low.gif](/ods/images/SBAS794E/GUID-6BD24C45-E632-4687-B296-00574FAC5F52-low.gif)
REF-DIV = 0 and BUFF-GAIN = 0 |
Figure 7-40 Power-on Glitch![DAC80501 DAC70501 DAC60501 DAC
Output AC PSRR vs Frequency GUID-96638E9C-98A3-41F4-8AD9-7B38C0987289-low.gif](/ods/images/SBAS794E/GUID-96638E9C-98A3-41F4-8AD9-7B38C0987289-low.gif)
DAC
code at midscale, VDD = 5.0 V + 0.2
VPP, |
REF-DIV = 0 and BUFF-GAIN = 0 |
Figure 7-42 DAC
Output AC PSRR vs Frequency![DAC80501 DAC70501 DAC60501 DAC
Output Noise Spectral Density GUID-AA87A8F1-08E5-4A79-A311-77F7CB85BBA9-low.gif](/ods/images/SBAS794E/GUID-AA87A8F1-08E5-4A79-A311-77F7CB85BBA9-low.gif)
Gain
= 1X (REF-DIV = 1 and BUFF-GAIN = 1), |
external reference = 2.5 V, |
REF-DIV = 0 and BUFF-GAIN = 0 |
Figure 7-44 DAC
Output Noise Spectral Density![DAC80501 DAC70501 DAC60501 DAC
Output Noise 0.1 Hz to 10 Hz GUID-AFEAF4C6-54AC-4755-9D2E-25C3DF44DD0A-low.gif](/ods/images/SBAS794E/GUID-AFEAF4C6-54AC-4755-9D2E-25C3DF44DD0A-low.gif)
DAC
code at midscale, internal reference = 2.5 V, |
REF-DIV = 0 and BUFF-GAIN = 0 |
Figure 7-46 DAC
Output Noise 0.1 Hz to 10 Hz
Figure 7-48 Internal Reference Voltage vs Temperature
Figure 7-50 Internal Reference Voltage vs Time
Figure 7-52 Internal Reference Noise, 0.1 Hz to 10 Hz
Figure 7-54 Internal Reference Initial Accuracy (Pre- and Post-Solder)
Histogram