SBAS794E november 2018 – august 2023 DAC60501 , DAC70501 , DAC80501
PRODUCTION DATA
For SPI-mode operation, the SYNC line stays low for at least 24 falling edges of SCLK and the addressed DAC register updates on the SYNC rising edge. However, if the SYNC line is brought high before the 24th SCLK falling edge, this event acts as an interrupt to the write sequence. The shift register resets and the write sequence is discarded. Neither an update of the data buffer or DAC register contents, nor a change in the operating mode occurs, as shown in Figure 8-3.