SLASEH4 November 2023 DAC61401 , DAC81401
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | MIN | NOM | MAX | UNIT | |
---|---|---|---|---|---|
fSCLK | SCLK frequency | 12.5 | MHz | ||
tSCLKHIGH | SCLK high time | 33 | ns | ||
tSCLKLOW | SCLK low time | 33 | ns | ||
tSDIS | SDIN setup | 10 | ns | ||
tSDIH | SDIN hold | 10 | ns | ||
tCSS | SYNC to SCLK falling edge setup | 30 | ns | ||
tCSH | SCLK falling edge to SYNC rising edge | 10 | ns | ||
tCSHIGH | SYNC high time | 50 | ns | ||
tSDOZ | SDO driven to tri-state mode | 0 | 30 | ns | |
tSDODLY | SDO output delay from SCLK rising edge | 0 | 30 | ns |