DLPS147B January 2019 – May 2022 DLP4500NIR
PRODUCTION DATA
In order to meet the specifications listed in the following tables, typically the PCB designer must route these signals manually (not using automated PCB routing software). In case of length matching requirements, routing traces in a serpentine fashion may be required. Keep the number of turns to a minimum and the turn angles no sharper than 45°. Traces must be 0.1 inches from board edges when possible; otherwise they must be 0.05 inches minimum from the board edges. Avoid routing long traces all around the PCB. PCB layout assumes adjacent trace spacing is twice the trace width. However, three times the trace width will reduce crosstalk and significantly help performance.
The maximum and minimum signal routing trace lengths include escape routing.
SIGNALS | MINIMUM SIGNAL ROUTING LENGTH(1) | MAXIMUM SIGNAL ROUTING LENGTH(2) |
---|---|---|
DMD_D(23:0), DMD_DCLK, DMD_TRC, DMD_SCTRL, DMD_LOADB, | 2480 mil (63 mm) | 2953 mil (75 mm) |
DMD_OE, DMD_DRC_STRB, DMD_DRC_BUS, DMD_SAC_CLK, and DMD_SAC_BUS | 512 mil (13 mm) | 5906 mil (150 mm) |
Each high-speed, single-ended signal should be routed in relation to its reference signal, such that a constant impedance is maintained throughout the routed trace. Avoid sharp turns and layer switching while keeping total trace lengths to a minimum. The following signals should follow the signal matching requirements described in Table 11-5.
SIGNALS | REFERENCE SIGNAL | MAX MISMATCH | UNIT |
---|---|---|---|
DMD_D(23:0), DMD_TRC, DMD_SCTRL, DMD_LOADB | DMD_DCLK | ±200 (±5.08) | mil (mm) |
DMD_DRC_STRB, DMD_DRC_BUS, DMD_SAC_BUS, DMD_OE | DMD_SAC_CLK | ±200 (±5.08) | mil (mm) |
The values in Table 11-5 apply to the PCB routing only. They do not include any internal package routing mismatch associated with the DLPC350 or DMD. Additional margin can be attained if internal DLPC350 package skew is taken into account. Additionally, to minimize EMI radiation, serpentine routes added to facilitate trace length matching should only be implemented on signal layers between reference planes.
Both the DLPC350 output timing parameters and the DMD input timing parameters include a timing budget to account for their respective internal package routing skew. Thus, additional system margin can be attained by comprehending the package variations and compensating for them in the PCB layout. To increase the system timing margin, TI recommends that the DLPC350 package variation be compensated for (by signal group), but it may not be desirable to compensate for DMD package skew. This is due to the fact that each DMD has a different skew profile, making the PCB layout DMD specific. To use a common PCB design for different DMDs, TI recommends that either the DMD package skew variation not be compensated for on the PCB, or the package lengths for all applicable DMDs being considered. Table 11-6 provides the DLPC350 package output delay at the package ball for each DMD interface signal.
The total length of all the traces in Table 11-6 should be matched to the DMD_DCLK trace length. Total trace length includes package skews, PCB length, and DMD flex cable length.
SIGNAL | TOTAL DELAY (Package Skews) | PACKAGE PIN | |
---|---|---|---|
(ps) | (mil) | ||
DMD_D0 | 25.9 | 152.35 | A8 |
DMD_D1 | 19.6 | 115.29 | B8 |
DMD_D2 | 13.4 | 78.82 | C8 |
DMD_D3 | 7.4 | 43.53 | D8 |
DMD_D4 | 18.1 | 106.47 | B11 |
DMD_D5 | 11.1 | 65.29 | C11 |
DMD_D6 | 4.4 | 25.88 | D11 |
DMD_D7 | 0.0 | 0.00 | E11 |
DMD_D8 | 14.8 | 87.06 | C7 |
DMD_D9 | 18.4 | 108.24 | B10 |
DMD_D10 | 6.4 | 37.65 | E7 |
DMD_D11 | 4.8 | 28.24 | D10 |
DMD_D12 | 29.8 | 175.29 | A6 |
DMD_D13 | 25.7 | 151.18 | A12 |
DMD_D14 | 19.0 | 111.76 | B12 |
DMD_D15 | 11.7 | 68.82 | C12 |
DMD_D16 | 4.7 | 27.65 | D12 |
DMD_D17 | 21.5 | 126.47 | B7 |
DMD_D18 | 24.8 | 145.88 | A10 |
DMD_D19 | 8.3 | 48.82 | D7 |
DMD_D20 | 23.9 | 140.59 | B6 |
DMD_D21 | 1.6 | 9.41 | E9 |
DMD_D22 | 10.7 | 62.94 | C10 |
DMD_D23 | 16.7 | 98.24 | C6 |
DMD_DCLK | 24.8 | 145.88 | A9 |
DMD_LOADB | 18.0 | 105.88 | B9 |
DMD_SCTRL | 11.4 | 67.06 | C9 |
DMD_TRC | 4.6 | 27.06 | D9 |
SIGNAL | ROUTING PRIORITY | ROUTING LAYER | MATCHING REFERENCE SIGNAL | TOLERANCE |
---|---|---|---|---|
DMD_DCLK(1) (2) (3) | 1 | 3 | – | – |
DMD_D[23:0], DMD_SCTRL, DMD_TRC, DMD_LOADB(1) (2) (3) (4) | 1 | 3, 4 | DMD_DCLK | ±150 mils |
P1_A[9:0], P1_B[9:0], P1_C[9:0], P1_HSYNC, P1_VSYNC, P1_DATAEN, P1X_CLK | 1 | 3, 4 | P1X_CLK | ±0.1 inches |
R[A-E]_IN_P, R[A-E]_IN_N, RCK_IN_P, RCK_IN_N | 2 | 3, 4 | RCK | ±150 mils Differential signals need to be matched within ±12 mils |