DLPS173B august 2020 – july 2023 DLP471TP
PRODUCTION DATA
Unless otherwise specified, TI recommends that all signals follow the 0.005”/0.015” (Trace-Width/Spacing) design rule. Actual trace widths and clearances should be determined and calculated based on an analysis of impedance and stack-up requirements.
The width of all voltage signals shall be maximized as space permits. In particular, the following width and spacing requirements shall be observed for the specific signals listed in Table 10-3.
SIGNAL NAME | MINIMUM TRACE WIDTH (MIL) | MINIMUM TRACE SPACING (MIL) | LAYOUT REQUIREMENT |
---|---|---|---|
GND | MAXIMIZE | 5 | Maximize trace width to connecting pin as a minimum. |
P1P8V | 100 | 15 | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary with multiple vias. |
VOFFSET | 40 | 15 | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary. |
VRESET | 40 | 15 | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary. |
VBIAS | 40 | 15 | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary. |