DLPS273A May 2024 – December 2024 DLP472TE
PRODUCTION DATA
The DLP472TE DMD is part of a chipset that is controlled by the DLPC7540 display controller in conjunction with theTPS65145 PMIC and the DLPA100 power and motor controller. These guidelines are targeted at designing a PCB board with the DLP472TE DMD. The DMD board is a high-speed multilayer PCB, with primarily high-speed digital logic including double data rate 3.2Gbps and 250Mbps differential data buses run to the DMD. TI recommends that full or mini power planes are used for VOFFSET, VRESET, and VBIAS. Solid planes are required for ground (VSS). The target impedance for the PCB is 50Ω ±10% with exceptions listed in Table 9-1. TI recommends a 10-layer stack-up as described in Table 9-2. TI recommends manufacturing the PCB with a high quality FR-4 material.