DLPS240A June 2024 – August 2024 DLPA3085
PRODUCTION DATA
SYSPWR is the main supply of the DLPA3085. It can range from 6V to 20V, where the typical is 12V. At power-up, several (internal) power supplies are started one after the other in order to make the system work correctly (Figure 6-1). A sequential startup ensures that all the different blocks start in a certain order and prevent excessive startup currents. The main control to start the DLPA3085 is the control pin PROJ_ON. Once set high the basic analog circuitry is started that is needed to operate the digital and SPI interface. This circuitry is supplied by two LDO regulators that generate 2.5V (SUP_2P5V) and 5V (SUP_5P0V). These regulator voltages are for internal use only and should not be loaded by an external application. The output capacitors of those LDOs should be 2.2µF for the 2.5V LDO, and 4.7µF for the 5V LDO, pin 91 and 92, respectively. Once these are up the digital core is started, and the DLPA3085 Digital State Machine (DSM) takes over.
Subsequently, the 5.5V LDOs for various blocks are started: PWR_5P5V, DRST_5P5V, and ILLUM_5P5V. Next, the buck converters and DMD LDOs are started (PWR_1 to PWR_4). The DLPA3085 is now awake and ready to be controlled by the DLPC (indicated by RESET_Z going high).
The general purpose buck converter (PWR_6) can be started (if used) as well as the regulator that supplies the DMD. The DMD regulator generates the timing critical VOFFSET, VBIAS, and VRESET supplies.