DLPS240A June 2024 – August 2024 DLPA3085
PRODUCTION DATA
The DMD block is continuously monitored for failures to prevent damage to the DLPA3085 and the DMD. Several possible failures are monitored such that the DMD voltages can be ensured. Failures could be, for instance, a broken control loop or a too-high or too-low converter output voltage. The overall DMD fault bit is in Main Status register (0x0C), DMD_FAULT. If any of the failures in Table 6-2 occurs, the DMD_FAULT bit will be set high.
POWER GOOD |
||
BLOCK | REGISTER BIT | THRESHOLD |
HV Regulator | DMD_PG_FAULT | DMD_VRESET: 90%, DMD_VOFFSET and DMD_VBIAS: 86% rising, 66% falling |
PWR1 | BUCK_DMD1_PG_FAULT | Ratio: 72% |
PWR2 | BUCK_DMD2_PG_FAULT | Ratio: 72% |
PWR3 (LDO_2) | LDO_GP2_PG_FAULT / LDO_DMD1_PG_ FAULT | 80% rising, 60% falling |
PWR4 (LDO_1) | LDO_GP1_PG_FAULT / LDO_DMD1_PG_ FAULT | 80% rising, 60% falling |
OVERVOLTAGE |
||
BLOCK | REGISTER BIT | THRESHOLD (V) |
PWR1 | BUCK_DMD1_OV_FAULT | Ratio: 120% |
PWR2 | BUCK_DMD2_OV_FAULT | Ratio: 120% |
PWR3 (LDO_2) | LDO_GP2_OV_FAULT / LDO_DMD1_OV_FAULT | 7 |
PWR4 (LDO_1) | LDO_GP1_OV_FAULT / LDO_DMD1_OV_FAULT | 7 |