DLPS096B November 2017 – May 2022 DLPC120-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The DLPC120-Q1 ASIC DDR2 Memory interface consists of a 16-bit wide, 312-MHz (nominal) DDR2 interface with standard signaling. The DLPC120-Q1 only support DDR2 interface with external termination. The DDR2 interface is a very high speed signaling interface.
A DDR2 memory should be selected that supports the 312-MHz clock frequency and compliant to the JEDEC standard for DDR2 memories (JESD79-2A).
PARAMETER | MIN | MAX | UNITS |
---|---|---|---|
JEDEC DDR2 device speed grade(1) | DDR2-800 | ||
JEDEC DDR2 device bit width | X16 | Bits | |
JEDEC DDR2 device count | 1 | Device(s) | |
JEDEC DDR2 Memory size | 512 | 1024 | MByte |
CAS Latency | 5 | 5 |
VENDOR | PART NUMBER | SIZE | ORGANIZATION | SPEED GRADE | CL |
---|---|---|---|---|---|
ISSI | IS46DR16320C-25DBLA2 | 512 Mb | 32Mx16 | DDR2-800 | 5 |
Micron | MT47H64M16HR-25E AAT | 1 Gb | 32Mx16 | DDR2-800 | 5 |
Micron | MT47H32M16HR-25E AAT | 512 Mb | 32Mx16 | DDR2-800 | 5 |