DLPS201E August 2020 – August 2024 DLPC230S-Q1 , DLPC231S-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
(1)(2)(3) | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
fclock | Clock frequency, PMIC_AD3_CLK | 29.326 | 30.006 | MHz | |
tp_clkper | Clock period, PMIC_AD3_CLK (50% reference points) | 33.327 | 34.100 | ns | |
tp_wh | Pulse duration high, PMIC_AD3_CLK (50% reference points) (Referenced to tp_clkper) | 40% | |||
tp_wl | Pulse duration low, PMIC_AD3_CLK (50% reference points) (Referenced to tp_clkper) | 40% | |||
tt | Transition time – all input signals | 20% to 80% reference points | 6 | ns | |
tp_su | Setup time –
PMIC_AD3_MISO valid before PMIC_AD3_CLK falling edge (50% reference points) | 14.5 | ns | ||
tp_h | Hold time –
PMIC_AD3_MISO valid after PMIC_AD3_CLK falling edge (50% reference points) | 0 | ns | ||
tp_clqv | PMIC_AD3_MOSI
output delay (valid) time (with respect to falling edge of
PMIC_AD3_CLK) (50% reference points) | –2.0 | 2.0 | ns |