DLPS201E August 2020 – August 2024 DLPC230S-Q1 , DLPC231S-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
fclock | Clock frequency, HOST_SPI_CLK (50% reference points) | 10.00 | MHz | ||
tp_wh | Pulse duration low, HOST_SPI_CLK (50% reference points) | 45.0 | ns | ||
tp_wl | Pulse duration high, HOST_SPI_CLK (50% reference points) | 45.0 | ns | ||
tt | Transition time – all input signals | 20% to 80% reference points | 6 | ns | |
tp_su | Setup time – HOST_SPI_DIN valid before HOST_SPI_CLK capture edge (50% reference points) | 10.0 | ns | ||
tp_h | Hold time – HOST_SPI_DIN valid after HOST_SPI_CLK capture edge | 50% reference points | 18.0 | ns | |
tcsz_su | SPI CSZ Setup Time (that is, CSZ falling edge before first (leading) edge of CLK) | 25.0 | ns | ||
tcsz_h | SPI CSZ Hold Time (that is, CSZ rising edge after last (trailing) edge of CLK) | 25.0 | ns | ||
tout | Clock-to-Data out - HOST_SPI_DOUT from HOST_SPI_CLK launch edge (50% reference points) | 0.0 | 35.0 | ns |