DLPS223A December 2021 – February 2023 DLPC4430
PRODUCTION DATA
FROM (INPUT) | TO (OUTPUT) | MIN | MAX | UNIT | ||
---|---|---|---|---|---|---|
fclock | Clock frequency, DCK_A | N/A | DCK_A | 100 | 400 | MHz |
tC | Cycle time, DCK_A(1) | N/A | DCK_A | 2475.3 | ps | |
tW(H) | Pulse duration, high | N/A | DCK_A | 1093 | ps | |
tW(L) | Pulse duration, low | N/A | DCK_A | 1093 | ps | |
tt | Transition time, tt= tf/tr | N/A | DCK_A | 100 | 400 | ps |
tosu | Output Setup time at max clock rate(4) | DCK_A↑↓ | SCA, DDA(15:0) | 438 | ps | |
toh | Output hold time at max clock rate(4) | DCK_A↑↓ | SCA, DDA(15:0) | 438 | ps | |
fclock | Clock frequency, DCK_B | N/A | DCK_B | 100 | 400 | MHz |
tC | Cycle time, DCK_B(1) | N/A | DCK_B | 2475.3 | ps | |
tW(H) | Pulse duration, high | N/A | DCK_B | 1093 | ps | |
tW(L) | Pulse duration, low | N/A | DCK_B | 1093 | ps | |
tt | Transition time, tt= tf/tr | N/A | DCK_B | 100 | 400 | ps |
tosu | Output Setup time at max clock rate(4) | DCK_B↑↓ | SCA, DDB(15:0) | 438 | ps | |
toh | Output hold time at max clock rate(4) | DCK_B↑↓ | SCA, DDB(15:0) | 438 | ps | |
tsk | Output Skew, Channel A to Channel B | DCK_A↑ | DCK_B↑ | 250 | ps |