DLPS223A December 2021 – February 2023 DLPC4430
PRODUCTION DATA
Although the DLPC4430 controller requires an array of power supply voltages (1.15V, 1.8V, 3.3V), there are no restrictions regarding the relative order of power supply sequencing for both power-up and power-down scenarios. Similarly, there is no minimum time between powering-up or powering-down the different supplies feeding the DLP controller. However, note that it is not uncommon for there to be power sequencing requirements for the devices that share the supplies with the DLP controller.
Typically the DLPC4430 controller power-up sequencing is handled by external hardware. An external power monitor will hold the controller in system reset during power-up (i.e. POSENSE = 0). During this time all DLP controller I/Os are tri-stated. The primary PLL (PLLM1) is released from reset upon the low to high transition of POSENSE but the controller keeps the rest of the device in reset for an additional 60 ms to allow the PLL to lock and stabilize its outputs. After this 60 ms delay the ARM-9 related internal resets are de-asserted causing the microprocessor to begin its boot-up routine.