SNLS505G july 2016 – august 2023 DP83822H , DP83822HF , DP83822I , DP83822IF
PRODUCTION DATA
PARAMETER | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|
T1 | XI Clock Period | 20 | ns | ||
T2 | RX_D[1:0], CRS_DV, RX_DV and RX_ER Delay from XI rising | 4 | 14 | ns | |
T1 | RX_CLK Clock Period | 20 | ns | ||
T2 | RX_D[1:0], CRS_DV, RX_DV and RX_ER Delay from RX_CLK rising Note: While working in 'RMII Receive Clock' mode, bit[0] in register 0x000A | 4 | 10 | 14 | ns |
T1 | RMII Master Clock (RX_D3 Clock) Period | 20 | ns | ||
RMII Master Clock (RX_D3 Clock) Duty Cycle | 35% | 65% | |||
T2 | RX_D[1:0], CRS_DV, RX_DV and RX_ER Delay from RMII Master Clock rising | 4 | 10 | 14 | ns |