SNLS654C April 2021 – November 2024 DP83TC812R-Q1 , DP83TC812S-Q1
PRODUCTION DATA
For these typical applications, use the following as design parameters from the table below. Refer to Power Supply Recommendations section for detailed connection diagram.
DESIGN PARAMETER | EXAMPLE VALUE |
---|---|
VDDIO | 1.8V, 2.5V, or 3.3V |
VDDMAC | 1.8V, 2.5V, or 3.3V |
VDDA | 3.3V |
VSLEEP | 3.3V |
Decoupling capacitors VDDIO(2)(3) | 0.01 μF |
(Optional) ferrite bead for VDDIO(3) | 1kΩ at 100MHz (BLM18KG601SH1D) |
Decoupling capacitors VDDMAC(2) | 0.01 μF, 0.47 μF |
Ferrite bead for VDDMAC | 1kΩ at 100MHz (BLM18KG601SH1D) |
Decoupling capacitors VDDA (2) | 0.01 μF, 0.47 μF |
(Optional) ferrite bead for VDDA | 1kΩ at 100MHz (BLM18KG601SH1D) |
Decoupling capacitors VSLEEP |
0.1 μF |
DC Blocking Capacitors (2) | 0.1 μF |
Common-Mode Choke | 200 μH |
Common Mode Termination Resistors(1) | 1kΩ |
MDI Coupling Capacitor (2) | 4.7 nF |
ESD Shunt(2) | 100kΩ |
Reference Clock | 25MHz |