SPRS960G June 2016 – November 2019 DRA710 , DRA712 , DRA714 , DRA716 , DRA718
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
Table 5-28 summarizes the DLL characteristics and assumes testing over recommended operating conditions.
NAME | DESCRIPTION | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|
finput | Input clock frequency (EMIF_DLL_FCLK) | 333 | MHz | ||
tlock | Lock time | 50k | cycles | ||
trelock | Relock time (a change of the DLL frequency implies that DLL must relock) | 50k | cycles |