SPRS960G June 2016 – November 2019 DRA710 , DRA712 , DRA714 , DRA716 , DRA718
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
---|---|---|---|---|---|---|
1 | tc(AHCLKX) | Cycle time, AHCLKX | 20 | ns | ||
2 | tw(AHCLKX) | Pulse duration, AHCLKX high or low | 0.35P (2) | ns | ||
3 | tc(ACLKX) | Cycle time, ACLKX | Any Other Conditions | 20 | ns | |
ACLKX/AFSX (In Sync Mode)
and AXR are all inputs "80M" Virtual IO Timing Modes |
12.5 | ns | ||||
4 | tw(ACLKX) | Pulse duration, ACLKX high or low | Any Other Conditions | 0.5R - 3 (3) | ns | |
ACLKX/AFSX (In Sync Mode)
and AXR are all inputs "80M" Virtual IO Timing Modes |
0.38R (3) | ns | ||||
5 | tsu(AFSX-ACLK) | Setup time, AFSX input valid before ACLKX | ACLKX int | 20.3 | ns | |
ACLKX ext in
ACLKX ext out |
4.5 | ns | ||||
ACLKX ext in
ACLKX ext out "80M" Virtual IO Timing Modes |
3 | ns | ||||
6 | th(ACLK-AFSX) | Hold time, AFSX input valid after ACLKX | ACLKX int | -1 | ns | |
ACLKX ext in
ACLKX ext out |
1.8 | ns | ||||
ACLKX ext in
ACLKX ext out "80M" Virtual IO Timing Modes |
3 | ns | ||||
7 | tsu(AXR-ACLK) | Setup time, AXR input valid before ACLKX | ACLKX int | 21.1 | ns | |
ACLKX ext in
ACLKX ext out |
4.5 | ns | ||||
ACLKX ext in
ACLKX ext out "80M" Virtual IO Timing Modes |
3 | ns | ||||
8 | th(ACLK-AXR) | Hold time, AXR input valid after ACLKX | ACLKX int | -1 | ns | |
ACLKX ext in
ACLKX ext out |
1.8 | ns | ||||
ACLKX ext in
ACLKX ext out "80M" Virtual IO Timing Modes |
3 | ns |