SPRS956H March 2016 – November 2019 DRA722 , DRA724 , DRA725 , DRA726
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
DDR1 | fop(clk) | Operating frequency, mmc2_clk | 48 | MHz | |
DDR2H | tw(clkH) | Pulse duration, mmc2_clk high | 0.5 × P - 0.172 | (1) | ns |
DDR2L | tw(clkL) | Pulse duration, mmc2_clk low | 0.5 × P - 0.172 | (1) | ns |
DDR5 | td(clk-cmdV) | Delay time, mmc2_clk transition to mmc2_cmd transition | 3.4 | 7.14 | ns |
DDR6 | td(clk-dV) | Delay time, mmc2_clk transition to mmc2_dat[7:0] transition | 2.9 | 7.14 | ns |
NOTE
To configure the desired virtual mode the user must set MODESELECT bit and DELAYMODE bit field for each corresponding pad control register.
The pad control registers are presented in Table 4-3 and described in Device TRM, Control Module Chapter.
Virtual IO Timings Modes must be used to ensure some IO timings for MMC2. See Table 7-2Modes Summary for a list of IO timings requiring the use of Virtual IO Timings Modes. See Table 7-120Virtual Functions Mapping for MMC2 for a definition of the Virtual modes.
Table 7-120 presents the values for DELAYMODE bit field.
BALL | BALL NAME | Delay Mode Value | MUXMODE |
---|---|---|---|
MMC2_VIRTUAL2 | 1 | ||
H6 | gpmc_cs1 | 13 | mmc2_cmd |
K7 | gpmc_a19 | 13 | mmc2_dat4 |
M7 | gpmc_a20 | 13 | mmc2_dat5 |
J5 | gpmc_a21 | 13 | mmc2_dat6 |
K6 | gpmc_a22 | 13 | mmc2_dat7 |
J7 | gpmc_a23 | 13 | mmc2_clk |
J4 | gpmc_a24 | 13 | mmc2_dat0 |
J6 | gpmc_a25 | 13 | mmc2_dat1 |
H4 | gpmc_a26 | 13 | mmc2_dat2 |
H5 | gpmc_a27 | 13 | mmc2_dat3 |
NOTE
To configure the desired Manual IO Timing Mode the user must follow the steps described in section Manual IO Timing Modes of the Device TRM.
The associated registers to configure are listed in the CFG REGISTER column. For more information, see Control Module chapter in the device TRM.
Manual IO Timings Modes must be used to ensure some IO timings for MMC2. See Table 7-2Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 7-121Manual Functions Mapping for MMC2 for a definition of the Manual modes.
Table 7-121 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | MMC2_MANUAL1 | MMC2_MANUAL2 | MMC2_MANUAL3 | CFG REGISTER | MUXMODE | |||
---|---|---|---|---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | A_DELAY (ps) | G_DELAY (ps) | A_DELAY (ps) | G_DELAY (ps) | 1 | |||
K7 | gpmc_a19 | 0 | 0 | 0 | 14 | - | - | CFG_GPMC_A19_IN | mmc2_dat4 |
M7 | gpmc_a20 | 119 | 0 | 127 | 0 | - | - | CFG_GPMC_A20_IN | mmc2_dat5 |
J5 | gpmc_a21 | 0 | 0 | 22 | 0 | - | - | CFG_GPMC_A21_IN | mmc2_dat6 |
K6 | gpmc_a22 | 18 | 0 | 72 | 0 | - | - | CFG_GPMC_A22_IN | mmc2_dat7 |
J7 | gpmc_a23 | 894 | 0 | 410 | 4000 | - | - | CFG_GPMC_A23_IN | mmc2_clk |
J4 | gpmc_a24 | 30 | 0 | 82 | 0 | - | - | CFG_GPMC_A24_IN | mmc2_dat0 |
J6 | gpmc_a25 | 0 | 0 | 0 | 0 | - | - | CFG_GPMC_A25_IN | mmc2_dat1 |
H4 | gpmc_a26 | 23 | 0 | 77 | 0 | - | - | CFG_GPMC_A26_IN | mmc2_dat2 |
H5 | gpmc_a27 | 0 | 0 | 0 | 0 | - | - | CFG_GPMC_A27_IN | mmc2_dat3 |
H6 | gpmc_cs1 | 0 | 0 | 0 | 0 | - | - | CFG_GPMC_CS1_IN | mmc2_cmd |
K7 | gpmc_a19 | 152 | 0 | 152 | 0 | 285 | 0 | CFG_GPMC_A19_OUT | mmc2_dat4 |
M7 | gpmc_a20 | 206 | 0 | 206 | 0 | 189 | 0 | CFG_GPMC_A20_OUT | mmc2_dat5 |
J5 | gpmc_a21 | 78 | 0 | 78 | 0 | 0 | 120 | CFG_GPMC_A21_OUT | mmc2_dat6 |
K6 | gpmc_a22 | 2 | 0 | 2 | 0 | 0 | 70 | CFG_GPMC_A22_OUT | mmc2_dat7 |
J7 | gpmc_a23 | 266 | 0 | 266 | 0 | 730 | 360 | CFG_GPMC_A23_OUT | mmc2_clk |
J4 | gpmc_a24 | 0 | 0 | 0 | 0 | 0 | 0 | CFG_GPMC_A24_OUT | mmc2_dat0 |
J6 | gpmc_a25 | 0 | 0 | 0 | 0 | 0 | 0 | CFG_GPMC_A25_OUT | mmc2_dat1 |
H4 | gpmc_a26 | 43 | 0 | 43 | 0 | 70 | 0 | CFG_GPMC_A26_OUT | mmc2_dat2 |
H5 | gpmc_a27 | 0 | 0 | 0 | 0 | 0 | 0 | CFG_GPMC_A27_OUT | mmc2_dat3 |
H6 | gpmc_cs1 | 0 | 0 | 0 | 0 | 0 | 120 | CFG_GPMC_CS1_OUT | mmc2_cmd |
K7 | gpmc_a19 | 0 | 0 | 0 | 0 | 0 | 0 | CFG_GPMC_A19_OEN | mmc2_dat4 |
M7 | gpmc_a20 | 0 | 0 | 0 | 0 | 231 | 0 | CFG_GPMC_A20_OEN | mmc2_dat5 |
J5 | gpmc_a21 | 0 | 0 | 0 | 0 | 39 | 0 | CFG_GPMC_A21_OEN | mmc2_dat6 |
K6 | gpmc_a22 | 0 | 0 | 0 | 0 | 91 | 0 | CFG_GPMC_A22_OEN | mmc2_dat7 |
J4 | gpmc_a24 | 0 | 0 | 0 | 0 | 176 | 0 | CFG_GPMC_A24_OEN | mmc2_dat0 |
J6 | gpmc_a25 | 0 | 0 | 0 | 0 | 0 | 0 | CFG_GPMC_A25_OEN | mmc2_dat1 |
H4 | gpmc_a26 | 0 | 0 | 0 | 0 | 101 | 0 | CFG_GPMC_A26_OEN | mmc2_dat2 |
H5 | gpmc_a27 | 0 | 0 | 0 | 0 | 0 | 0 | CFG_GPMC_A27_OEN | mmc2_dat3 |
H6 | gpmc_cs1 | 0 | 0 | 0 | 0 | 360 | 0 | CFG_GPMC_CS1_OEN | mmc2_cmd |