SPRS989F December 2016 – December 2018 DRA74P , DRA75P
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
Table 3-1 shows a comparison between devices, highlighting the differences.
Features | Device | ||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|
Jacinto 6 Plus EX | Jacinto 6 Plus EP | Jacinto 6 Plus | |||||||||
DRA756P | DRA755P | DRA754P | DRA752P | DRA751P | DRA750P | DRA746P | DRA745P | DRA744P | |||
Features | |||||||||||
CTRL_WKUP_STD_FUSE_DIE_ID_2[31:24] Base PN register bitfield value(7)(8) | 15 (0xF) | 14 (0xE) | 13 (0xD) | 11 (0xB) | 10 (0xA) | 9 (0x9) | 7 (0x7) | 6 (0x6) | 5 (0x5) | ||
Processors/ Accelerators | |||||||||||
Speed Grades | P | L | J | P | L | J | P | L | J | ||
Dual Arm Cortex-A15 Microprocessor Subsystem | MPU core 0 | Yes | Yes | Yes | |||||||
MPU core 1 | Yes | Yes | Yes | ||||||||
C66x VLIW DSP | DSP1
(with L1D ECC) |
Yes | Yes | Yes | |||||||
DSP2
(with L1D ECC) |
Yes | Yes | No | ||||||||
BitBLT 2D Hardware Acceleration Engine | BB2D | Yes | Yes | Yes | |||||||
Display Subsystem | VOUT1 | Yes(1) | Yes(1) | Yes(1) | |||||||
VOUT2 | Yes(1) | Yes(1) | Yes(1) | ||||||||
VOUT3 | Yes(1) | Yes(1) | Yes(1) | ||||||||
HDMI | Yes | Yes | Yes | ||||||||
Embedded Vision Engine | EVE1 | Yes | No | No | |||||||
EVE2 | Yes | No | No | ||||||||
Dual Arm Cortex-M4 Image Processing Unit | IPU1 | Yes | Yes | Yes | |||||||
IPU2 | Yes | Yes | Yes | ||||||||
Image Video Accelarator | IVA | Yes | Yes | Yes | |||||||
SGX544 Dual-Core 3D Graphics Processing Unit | GPU | Yes | Yes | Yes | |||||||
Imaging Subsystem (ISS) | ISP | Optional(2) | Optional(2) | Optional(2) | |||||||
WDR & Mesh(6) | Optional(2) | Optional(2) | Optional(2) | ||||||||
CAL_B | Optional(2) | Optional(2) | Optional(2) | ||||||||
Video Input Port | VIP1 | vin1a | Yes | Yes | No | ||||||
vin1b | Yes | Yes | No | ||||||||
vin2a | Yes | Yes | Yes | ||||||||
vin2b | Yes | Yes | Yes | ||||||||
VIP2 | vin3a | Yes | Yes | Yes | |||||||
vin3b | Yes | Yes | Yes | ||||||||
vin4a | Yes | Yes | Yes | ||||||||
vin4b | Yes | Yes | Yes | ||||||||
VIP3 | vin5a | No | No | No | |||||||
vin6a | No | No | No | ||||||||
Video Processing Engine | VPE | Yes | Yes | Yes | |||||||
Camera Adaptation Layer (CAL) Camera Serial Interface 2 (CSI2) | CSI2_0
(CLK + 4 Data) |
No | No | No | |||||||
CSI2_1
(CLK + 2 Data) |
No | No | No | ||||||||
Program/Data Storage | |||||||||||
On-Chip Shared Memory | OCMC_RAM1 | 512KB | 512KB | 512KB | |||||||
OCMC_RAM2 | 1MB | No | No | ||||||||
OCMC_RAM3 | 1MB | No | No | ||||||||
General-Purpose Memory Controller | GPMC | Yes | Yes | Yes | |||||||
DDR2/DDR3/DDR3L Memory Controller (4) | EMIF1 | up to 2GB
(with optional R-mod-W ECC) |
up to 2GB
(with optional R-mod-W ECC) |
up to 2GB | |||||||
EMIF2 | up to 2GB | up to 2GB | up to 2GB | ||||||||
Dynamic Memory Manager | DMM | Yes | Yes | Yes | |||||||
Radio Support | |||||||||||
Audio Tracking Logic | ATL | Yes | Yes | Yes | |||||||
Viterbi Coprocessor | VCP1 | Yes | Yes | Yes | |||||||
VCP2 | Yes | Yes | Yes | ||||||||
Peripherals | |||||||||||
Controller Area Network Interface (CAN) | DCAN1(5) | Yes | Yes | Yes | |||||||
DCAN2(5) | Yes | Yes | Yes | ||||||||
MCAN with FD(5) | Yes | Yes | Yes | ||||||||
Enhanced DMA | EDMA | Yes | Yes | Yes | |||||||
System DMA | DMA_SYSTEM | Yes | Yes | Yes | |||||||
Ethernet Subsystem (Ethernet SS) | GMAC_SW[0] | MII, RMII, or RGMII | MII, RMII, or RGMII | MII, RMII, or RGMII | |||||||
GMAC_SW[1] | MII, RMII, or RGMII | MII, RMII, or RGMII | MII, RMII, or RGMII | ||||||||
General-Purpose I/O | GPIO | up to 247 | up to 247 | up to 247 | |||||||
Inter-Integrated Circuit Interface | I2C | 5 | 5 | 5 | |||||||
System Mailbox Module | MAILBOX | 13 | 13 | 13 | |||||||
Media Local Bus Subsystem | MLB | 4096FS | 4096FS | 4096FS | |||||||
Multichannel Audio Serial Port | McASP1 | 16 serializers | 16 serializers | 16 serializers | |||||||
McASP2 | 16 serializers | 16 serializers | 16 serializers | ||||||||
McASP3 | 4 serializers | 4 serializers | 4 serializers | ||||||||
McASP4 | 4 serializers | 4 serializers | 4 serializers | ||||||||
McASP5 | 4 serializers | 4 serializers | 4 serializers | ||||||||
McASP6 | 4 serializers | 4 serializers | 4 serializers | ||||||||
McASP7 | 4 serializers | 4 serializers | 4 serializers | ||||||||
McASP8 | 4 serializers | 4 serializers | 4 serializers | ||||||||
MultiMedia Card/Secure Digital/Secure Digital Input Output Interface (MMC/SD/SDIO) | MMC1 | 1x UHSI 4b | 1x UHSI 4b | 1x UHSI 4b | |||||||
MMC2 | 1x eMMC™ 8b | 1x eMMC 8b | 1x eMMC 8b | ||||||||
MMC3 | 1x SDIO 8b | 1x SDIO 8b | 1x SDIO 8b | ||||||||
MMC4 | 1x SDIO 4b | 1x SDIO 4b | 1x SDIO 4b | ||||||||
PCI Express 3.0 Port with Integrated PHY | PCIe_SS1 | Yes | Yes | Yes (Single-lane mode) | |||||||
PCIe_SS2 | Yes | Yes | No | ||||||||
SATA | SATA | Yes | Yes | Yes | |||||||
Real-Time Clock Subsystem | RTCSS | Yes | Yes | Yes | |||||||
Programmable Real-Time Unit Subsystem and Industrial Communication Subsystem | PRU-ICSS | No | No | No | |||||||
Multichannel Serial Peripheral Interface | McSPI | 4 | 4 | 4 | |||||||
HDQ1W | HDQ1W | Yes | Yes | Yes | |||||||
Quad SPI | QSPI | Yes | Yes | Yes | |||||||
Spinlock Module | SPINLOCK | Yes | Yes | Yes | |||||||
Keyboard Controller | KBD | Yes | Yes | Yes | |||||||
Timers, General-Purpose | TIMER | 16 | 16 | 16 | |||||||
Timer, Watchdog | WATCHDOG TIMER | Yes | Yes | Yes | |||||||
Pulse-Width Modulation Subsystem | PWMSS1 | Yes | Yes | Yes | |||||||
PWMSS2 | Yes | Yes | Yes | ||||||||
PWMSS3 | Yes | Yes | Yes | ||||||||
Universal Asynchronous Receiver/Transmitter | UART | 10 | 10 | 10 | |||||||
Universal Serial Bus (USB3.0) | USB1 (SuperSpeed, Dual-Role-Device [DRD]) | Yes | Yes | Yes | |||||||
Universal Serial Bus (USB2.0) | USB2 (HighSpeed, Dual-Role-Device [DRD], with embedded HS PHY) | Yes | Yes | Yes | |||||||
USB3 (HighSpeed, OTG2.0, with ULPI) | Yes | Yes | Yes | ||||||||
USB4 (HighSpeed, OTG2.0, with ULPI) | Yes | Yes | Yes(3) |