SPRS975H August 2016 – February 2020 DRA780 , DRA781 , DRA782 , DRA783 , DRA785 , DRA786 , DRA787 , DRA788
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
The device includes 1 Video Input Ports (VIP).
Table 5-27, Figure 5-19 and Figure 5-20 present timings and switching characteristics of the VIPs.
NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
---|---|---|---|---|---|---|
V1 | tc(CLK) | Cycle time, vinx_clki(3)(5) | 5.99 (1) | ns | ||
V2 | tw(CLKH) | Pulse duration, vinx_clki high(3)(5) | 0.45×P (2) | ns | ||
V3 | tw(CLKL) | Pulse duration, vinx_clki low(3)(5) | 0.45×P (2) | ns | ||
V4 | tsu(CTL/DATA-CLK) | Input setup time, Control (vinx_dei, vinx_vsynci, vinx_fldi, vinx_hsynci) and Data (vinx_dn) valid to vinx_clki transition (3)(4)(5) | All other IOSETs | 2.52 | ns | |
VIN2 IOSET4 | 2.52 | ns | ||||
VIN2 IOSET5 | 3.7 | ns | ||||
VIN2 IOSET6 | 4.2 | ns | ||||
V5 | th(CLK-CTL/DATA) | Input hold time, Control (vinx_dei, vinx_vsynci, vinx_fldi, vinx_hsynci) and Data (vinx_dn) valid from vinx_clki transition(3)(4)(5) | All other IOSETs | -0.05 | ns | |
VIN2 IOSET4 | 3 | ns | ||||
VIN2 IOSET5 | 1 | ns | ||||
VIN2 IOSET6 | 1 | ns |
CAUTION
The IO timings provided in this section are only valid for VIN1 and VIN2 if signals within a single IOSET are used. The IOSETs are defined in Table 5-28 and Table 5-29.
In Table 5-28 and Table 5-29 are presented the specific groupings of signals (IOSET) for use with vin1a, vin1b, vin2a and vin2b.
SIGNALS | IOSET1 | IOSET2 | IOSET3 | IOSET4 | ||||
---|---|---|---|---|---|---|---|---|
BALL | MUX | BALL | MUX | BALL | MUX | BALL | MUX | |
vin1a | ||||||||
vin1a_clk0 | F22 | 0 | F22 | 0 | F22 | 0 | F22 | 0 |
vin1a_de0 | F21 | 0 | F21 | 0 | F21 | 0 | F19 | 2 |
vin1a_fld0 | F20 | 0 | F20 | 0 | F20 | 0 | F20 | 0 |
vin1a_hsync0 | F19 | 0 | F19 | 0 | F19 | 0 | F19 | 0 |
vin1a_vsync0 | G19 | 0 | G19 | 0 | G19 | 0 | G19 | 0 |
vin1a_d0 | G18 | 0 | G18 | 0 | G18 | 0 | G18 | 0 |
vin1a_d1 | G21 | 0 | G21 | 0 | G21 | 0 | G21 | 0 |
vin1a_d2 | G22 | 0 | G22 | 0 | G22 | 0 | G22 | 0 |
vin1a_d3 | H18 | 0 | H18 | 0 | H18 | 0 | H18 | 0 |
vin1a_d4 | H20 | 0 | H20 | 0 | H20 | 0 | H20 | 0 |
vin1a_d5 | H19 | 0 | H19 | 0 | H19 | 0 | H19 | 0 |
vin1a_d6 | H22 | 0 | H22 | 0 | H22 | 0 | H22 | 0 |
vin1a_d7 | H21 | 0 | H21 | 0 | H21 | 0 | H21 | 0 |
vin1a_d8 | J17 | 0 | J17 | 0 | ||||
vin1a_d9 | K22 | 0 | K22 | 0 | ||||
vin1a_d10 | K21 | 0 | K21 | 0 | ||||
vin1a_d11 | K18 | 0 | K18 | 0 | ||||
vin1a_d12 | K17 | 0 | AB17 | 2 | ||||
vin1a_d13 | K19 | 0 | U17 | 2 | ||||
vin1a_d14 | K20 | 0 | W17 | 2 | ||||
vin1a_d15 | L21 | 0 | AA17 | 2 | ||||
vin1b | ||||||||
vin1b_clk1 | F21 | 2 | ||||||
vin1b_hsync1 | W7 | 7 | ||||||
vin1b_vsync1 | W6 | 7 | ||||||
vin1b_d0 | J17 | 2 | ||||||
vin1b_d1 | K22 | 2 | ||||||
vin1b_d2 | K21 | 2 | ||||||
vin1b_d3 | K18 | 2 | ||||||
vin1b_d4 | K17 | 2 | ||||||
vin1b_d5 | K19 | 2 | ||||||
vin1b_d6 | K20 | 2 | ||||||
vin1b_d7 | L21 | 2 | ||||||
vin1b_de1 | W7 | 8 |
SIGNALS | IOSET1 | IOSET2 | IOSET3 | IOSET4 | IOSET5 | IOSET6 | ||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|
BALL | MUX | BALL | MUX | BALL | MUX | BALL | MUX | BALL | MUX | BALL | MUX | |
vin2a | ||||||||||||
vin2a_clk0 | L22 | 0 | AB17 | 9 | L22 | 0 | L22 | 0 | L22 | 0 | W15 | 9 |
vin2a_de0 | M17 | 0 | AA17 | 9 | AA15 | 9 | W7 | 1 | AA17 | 9 | ||
vin2a_fld0 | M18 | 0 | U16 | 9 | AB15 | 9 | AB15 | 9 | U16 | 9 | ||
vin2a_hsync0 | W7 | 2 | F14 | 9 | F15 | 9 | F15 | 9 | W7 | 2 | ||
vin2a_vsync0 | W6 | 2 | W6 | 2 | C14 | 9 | F16 | 9 | F16 | 9 | W6 | 2 |
vin2a_d0 | AA14 | 2 | AA14 | 2 | AA14 | 2 | AA14 | 2 | AA14 | 2 | AA14 | 2 |
vin2a_d1 | AB14 | 2 | AB14 | 2 | AB14 | 2 | AB14 | 2 | AB14 | 2 | AB14 | 2 |
vin2a_d2 | U13 | 2 | U13 | 2 | U13 | 2 | U13 | 2 | U13 | 2 | U13 | 2 |
vin2a_d3 | V13 | 2 | V13 | 2 | V13 | 2 | V13 | 2 | V13 | 2 | V13 | 2 |
vin2a_d4 | Y13 | 2 | Y13 | 2 | Y13 | 2 | Y13 | 2 | Y13 | 2 | Y13 | 2 |
vin2a_d5 | W13 | 2 | W13 | 2 | W13 | 2 | W13 | 2 | W13 | 2 | W13 | 2 |
vin2a_d6 | U11 | 2 | U11 | 2 | U11 | 2 | U11 | 2 | U11 | 2 | U11 | 2 |
vin2a_d7 | V11 | 2 | V11 | 2 | V11 | 2 | V11 | 2 | V11 | 2 | V11 | 2 |
vin2a_d8 | U9 | 2 | U9 | 2 | ||||||||
vin2a_d9 | W11 | 2 | W11 | 2 | ||||||||
vin2a_d10 | V9 | 2 | V9 | 2 | ||||||||
vin2a_d11 | W9 | 2 | W9 | 2 | ||||||||
vin2a_d12 | U8 | 2 | U8 | 2 | ||||||||
vin2a_d13 | W8 | 2 | W8 | 2 | ||||||||
vin2a_d14 | U7 | 2 | U7 | 2 | ||||||||
vin2a_d15 | V7 | 2 | V7 | 2 | ||||||||
vin2b | ||||||||||||
vin2b_clk1 | F20 | 2 | ||||||||||
vin2b_hsync1 | M17 | 2 | ||||||||||
vin2b_vsync1 | M18 | 2 | ||||||||||
vin2b_d0 | U9 | 5 | ||||||||||
vin2b_d1 | W11 | 5 | ||||||||||
vin2b_d2 | V9 | 5 | ||||||||||
vin2b_d3 | W9 | 5 | ||||||||||
vin2b_d4 | U8 | 5 | ||||||||||
vin2b_d5 | W8 | 5 | ||||||||||
vin2b_d6 | U7 | 5 | ||||||||||
vin2b_d7 | V7 | 5 |