SPRS975H August 2016 – February 2020 DRA780 , DRA781 , DRA782 , DRA783 , DRA785 , DRA786 , DRA787 , DRA788
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
The DRA78x processor is offered in a 367-ball, 15×15-mm, 0.65-mm ball pitch (0.8 mm spacing rules can be used on signals) with Via Channel™ Array (VCA) technology, ball grid array (FCBGA) package.
The architecture is designed to deliver high-performance concurrencies for automotive co-processor, hybrid radio and amplifier applications in a cost-effective solution, providing full scalability from the DRA75x ("Jacinto 6 EP" and "Jacinto 6 Ex"), DRA74x "Jacinto 6", DRA72x "Jacinto 6 Eco", and DRA71x "Jacinto 6 Entry" family of infotainment processors.
Additionally, Texas Instruments (TI) provides a complete set of development tools for the Arm, and DSP, including C compilers and a debugging interface for visibility into source code execution.
The DRA78x Jacinto 6 RSP (Radio Sound Processor) device family is qualified according to the AEC-Q100 standard.
The device features a simplified power supply rail mapping which enables lower cost PMIC solutions.
PART NUMBER | PACKAGE | BODY SIZE |
---|---|---|
DRA780ABF | FCBGA (367) | 15.0 mm × 15.0 mm |
DRA781ABF | FCBGA (367) | 15.0 mm × 15.0 mm |
DRA782ABF | FCBGA (367) | 15.0 mm × 15.0 mm |
DRA783ABF | FCBGA (367) | 15.0 mm × 15.0 mm |
DRA784ABF | FCBGA (367) | 15.0 mm × 15.0 mm |
DRA785ABF | FCBGA (367) | 15.0 mm × 15.0 mm |
DRA786ABF | FCBGA (367) | 15.0 mm × 15.0 mm |
DRA787ABF | FCBGA (367) | 15.0 mm × 15.0 mm |
DRA788ABF | FCBGA (367) | 15.0 mm × 15.0 mm |