SPRSP57E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 7-68 and Table 7-69 present timing requirements and switching characteristics for MMCSDi – High Speed Mode (see Figure 7-93 and Figure 7-94).
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
HS1 | tsu(cmdV-clkH) | Setup time, MMC[x]_CMD valid before MMC[x]_CLK rising edge | 2.15 | ns | |
HS2 | th(clkH-cmdV) | Hold time, MMC[x]_CMD valid after MMC[x]_CLK rising edge | 2.26 | ns | |
HS3 | tsu(dV-clkH) | Setup time, MMC[x]_DAT[3:0] valid before MMC[x]_CLK rising edge | 2.15 | ns | |
HS4 | th(clkH-dV) | Hold time, MMC[x]_DAT[3:0] valid after MMC[x]_CLK rising edge | 2.26 | ns |
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
fop(clk) | Operating frequency, MMC[x]_CLK | 50 | MHz | ||
HS5 | tc(clk) | Cycle time. MMC[x]_CLK | 20 | ns | |
HS6 | tw(clkH) | Pulse duration, MMC[x]_CLK high | 9.2 | ns | |
HS7 | tw(clkL) | Pulse duration, MMC[x]_CLK low | 9.2 | ns | |
HS8 | td(clkL-cmdV) | Delay time, MMC[x]_CLK falling edge to MMC[x]_CMD transition | –2.07 | 2.07 | ns |
HS9 | td(clkL-dV) | Delay time, MMC[x]_CLK falling edge to MMC[x]_DAT[3:0] transition | –2.07 | 2.07 | ns |