SPRSP57E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-4 presents DDRSS interface signal mapping.
SIGNAL NAME [1] | MEMORY TYPE | PIN TYPE [3] | BALL [4] |
---|---|---|---|
LPDDR4 | |||
DDR0_CA0 | CA0_A | IO | G4 |
DDR0_CA1 | CA1_A | IO | H3 |
DDR0_CA2 | CA2_A | IO | J4 |
DDR0_CA3 | CA3_A | IO | K1 |
DDR0_CA4 | CA4_A | IO | J2 |
DDR0_CA5 | CA5_A | IO | H5 |
DDR0_CKP | CK_t_A | IO | H1 |
DDR0_CKN | CK_c_A | IO | G1 |
DDR0_DQ0 | DQ0 | IO | B4 |
DDR0_DQ1 | DQ1 | IO | A4 |
DDR0_DQ2 | DQ2 | IO | C4 |
DDR0_DQ3 | DQ3 | IO | C1 |
DDR0_DQ4 | DQ4 | IO | C3 |
DDR0_DQ5 | DQ5 | IO | C2 |
DDR0_DQ6 | DQ6 | IO | A2 |
DDR0_DQ7 | DQ7 | IO | B3 |
DDR0_DQ8 | DQ8 | IO | D1 |
DDR0_DQ9 | DQ9 | IO | D2 |
DDR0_DQ10 | DQ10 | IO | F2 |
DDR0_DQ11 | DQ11 | IO | E3 |
DDR0_DQ12 | DQ12 | IO | F3 |
DDR0_DQ13 | DQ13 | IO | F4 |
DDR0_DQ14 | DQ14 | IO | D4 |
DDR0_DQ15 | DQ15 | IO | F5 |
DDR0_DQ16 | DQ16 | IO | K4 |
DDR0_DQ17 | DQ17 | IO | L4 |
DDR0_DQ18 | DQ18 | IO | M4 |
DDR0_DQ19 | DQ19 | IO | L3 |
DDR0_DQ20 | DQ20 | IO | L2 |
DDR0_DQ21 | DQ21 | IO | L1 |
DDR0_DQ22 | DQ22 | IO | M3 |
DDR0_DQ23 | DQ23 | IO | N2 |
DDR0_DQ24 | DQ24 | IO | R3 |
DDR0_DQ25 | DQ25 | IO | T1 |
DDR0_DQ26 | DQ26 | IO | P1 |
DDR0_DQ27 | DQ27 | IO | P2 |
DDR0_DQ28 | DQ28 | IO | N4 |
DDR0_DQ29 | DQ29 | IO | P3 |
DDR0_DQ30 | DQ30 | IO | P4 |
DDR0_DQ31 | DQ31 | IO | N5 |
DDR0_DM0 | DMI0 | IO | A3 |
DDR0_DM1 | DMI1 | IO | E4 |
DDR0_DM2 | DMI2 | IO | N1 |
DDR0_DM3 | DMI3 | IO | R4 |
DDR0_DQS0N | DQS0 | IO | B1 |
DDR0_DQS0P | DQS0_n | IO | B2 |
DDR0_DQS1N | DQS1 | IO | E1 |
DDR0_DQS1P | DQS1_n | IO | E2 |
DDR0_DQS2N | DQS2 | IO | M1 |
DDR0_DQS2P | DQS2_n | IO | M2 |
DDR0_DQS3N | DQS3 | IO | R1 |
DDR0_DQS3P | DQS3_n | IO | R2 |
DDR0_RESETn | RESET_n | IO | J5 |
DDR0_CAL0 | VTP | A | K5 |
DDR0_CKE0 | IO | G2 | |
DDR0_CKE1 | IO | H2 | |
DDR0_CSn0_0 | IO | G3 | |
DDR0_CSn0_1 | IO | K2 | |
DDR0_CSn1_0 | IO | G5 | |
DDR0_CSn1_1 | IO | J3 |