SPRSP57E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
SIGNAL NAME [1] | DESCRIPTION [2] | PIN TYPE [3] | BALL [4] |
---|---|---|---|
CLKOUT | RMII Clock Output (50 MHz). This pin is used for clock source to the external PHY and must be routed back to the RMII_REF_CLK pin for proper device operation. | OZ | U21 |
RGMII1_RXC | RGMII Receive Clock | I | AA19 |
RGMII1_TXC | RGMII Transmit Clock | O | Y20 |
RGMII1_RX_CTL | RGMII Receive Control | I | Y16 |
RGMII1_TX_CTL | RGMII Transmit Control | O | W15 |
RGMII1_RD0 | RGMII Receive Data 0 | I | AA17 |
RGMII1_RD1 | RGMII Receive Data 1 | I | Y15 |
RGMII1_RD2 | RGMII Receive Data 2 | I | AA20 |
RGMII1_RD3 | RGMII Receive Data 3 | I | Y17 |
RGMII1_TD0 | RGMII Transmit Data 0 | O | Y18 |
RGMII1_TD1 | RGMII Transmit Data 1 | O | Y19 |
RGMII1_TD2 | RGMII Transmit Data 2 | O | Y21 |
RGMII1_TD3 | RGMII Transmit Data 3 | O | W16 |
RGMII2_RXC | RGMII Receive Clock | I | Y14 |
RGMII2_TXC | RGMII Transmit Clock | O | W21 |
RGMII2_RX_CTL | RGMII Receive Control | I | AA16 |
RGMII2_TX_CTL | RGMII Transmit Control | O | U12 |
RGMII2_RD0 | RGMII Receive Data 0 | I | Y13 |
RGMII2_RD1 | RGMII Receive Data 1 | I | AA15 |
RGMII2_RD2 | RGMII Receive Data 2 | I | AA14 |
RGMII2_RD3 | RGMII Receive Data 3 | I | AA18 |
RGMII2_TD0 | RGMII Transmit Data 0 | O | W17 |
RGMII2_TD1 | RGMII Transmit Data 1 | O | W20 |
RGMII2_TD2 | RGMII Transmit Data 2 | O | V14 |
RGMII2_TD3 | RGMII Transmit Data 3 | O | V13 |
RGMII3_RXC | RGMII Receive Clock | I | V21 |
RGMII3_TXC | RGMII Transmit Clock | O | U20 |
RGMII3_RX_CTL | RGMII Receive Control | I | U15 |
RGMII3_TX_CTL | RGMII Transmit Control | O | U17 |
RGMII3_RD0 | RGMII Receive Data 0 | I | V19 |
RGMII3_RD1 | RGMII Receive Data 1 | I | T13 |
RGMII3_RD2 | RGMII Receive Data 2 | I | U14 |
RGMII3_RD3 | RGMII Receive Data 3 | I | U16 |
RGMII3_TD0 | RGMII Transmit Data 0 | O | T15 |
RGMII3_TD1 | RGMII Transmit Data 1 | O | U19 |
RGMII3_TD2 | RGMII Transmit Data 2 | O | T14 |
RGMII3_TD3 | RGMII Transmit Data 3 | O | U18 |
RGMII4_RXC | RGMII Receive Clock | I | V17 |
RGMII4_TXC | RGMII Transmit Clock | O | T16 |
RGMII4_RX_CTL | RGMII Receive Control | I | V15 |
RGMII4_TX_CTL | RGMII Transmit Control | O | T20 |
RGMII4_RD0 | RGMII Receive Data 0 | I | V18 |
RGMII4_RD1 | RGMII Receive Data 1 | I | V20 |
RGMII4_RD2 | RGMII Receive Data 2 | I | V16 |
RGMII4_RD3 | RGMII Receive Data 3 | I | U13 |
RGMII4_TD0 | RGMII Transmit Data 0 | O | U21 |
RGMII4_TD1 | RGMII Transmit Data 1 | O | T19 |
RGMII4_TD2 | RGMII Transmit Data 2 | O | T17 |
RGMII4_TD3 | RGMII Transmit Data 3 | O | T18 |
RMII1_CRS_DV | RMII Carrier Sense / Data Valid | I | AA20 |
RMII1_RX_ER | RMII Receive Data Error | I | Y17 |
RMII1_TX_EN | RMII Transmit Enable | O | V17 |
RMII1_RXD0 | RMII Receive Data 0 | I | AA17 |
RMII1_RXD1 | RMII Receive Data 1 | I | Y15 |
RMII1_TXD0 | RMII Transmit Data 0 | O | Y16 |
RMII1_TXD1 | RMII Transmit Data 1 | O | AA19 |
RMII2_CRS_DV | RMII Carrier Sense / Data Valid | I | V14 |
RMII2_RX_ER | RMII Receive Data Error | I | V13 |
RMII2_TX_EN | RMII Transmit Enable | O | W21 |
RMII2_RXD0 | RMII Receive Data 0 | I | W17 |
RMII2_RXD1 | RMII Receive Data 1 | I | W20 |
RMII2_TXD0 | RMII Transmit Data 0 | O | U12 |
RMII2_TXD1 | RMII Transmit Data 1 | O | V16 |
RMII3_CRS_DV | RMII Carrier Sense / Data Valid | I | U14 |
RMII3_RX_ER | RMII Receive Data Error | I | U16 |
RMII3_TX_EN | RMII Transmit Enable | O | T15 |
RMII3_RXD0 | RMII Receive Data 0 | I | V19 |
RMII3_RXD1 | RMII Receive Data 1 | I | T13 |
RMII3_TXD0 | RMII Transmit Data 0 | O | U15 |
RMII3_TXD1 | RMII Transmit Data 1 | O | U19 |
RMII4_CRS_DV | RMII Carrier Sense / Data Valid | I | Y21 |
RMII4_RX_ER | RMII Receive Data Error | I | W16 |
RMII4_TX_EN | RMII Transmit Enable | O | Y20 |
RMII4_RXD0 | RMII Receive Data 0 | I | Y18 |
RMII4_RXD1 | RMII Receive Data 1 | I | Y19 |
RMII4_TXD0 | RMII Transmit Data 0 | O | W15 |
RMII4_TXD1 | RMII Transmit Data 1 | O | V21 |
RMII_REF_CLK | RMII Reference Clock | I | V15 |