SPRSP57E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The device has ten instances of GPIO modules. The GPIO modules are integrated in three groups.
The GPIO pins are grouped into banks (16 pins per bank), which means that each GPIO module provides up to 144 dedicated general-purpose pins with input and output capabilities; thus, the general-purpose interface supports up to 432 (3 instances × (9 banks × 16 pins)) pins. Since WKUP_GPIOu_[84:143] (u = 0, 1), GPIOn_[128:143] (n = 0, 2, 4, 6), and GPIOm_[36:143] (m = 1, 3, 5 ,7) are reserved in this device, general purpose interface supports up to 248 I/O pins.
For more details about features and additional description information on the device General-Purpose Interface, see the corresponding sections within Section 6.3, Signal Descriptions and Section 8, Detailed Description.
The general-purpose input/output i (i = 0 to 1) is also referred to as GPIOi.
Table 7-37, Table 7-38, and Table 7-39 present timing conditions, requirements, and switching characteristics for GPIO.
PARAMETER | BUFFER TYPE | MIN | MAX | UNIT | |
---|---|---|---|---|---|
INPUT CONDITIONS | |||||
SRI | Input slew rate | LVCMOS | 0.2 | 6.6 | V/ns |
I2C OD FS | 0.2 | 0.8 | V/ns | ||
OUTPUT CONDITIONS | |||||
CL | Output load capacitance | LVCMOS | 3 | 10 | pF |
I2C OD FS | 3 | 100 | pF |
NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
---|---|---|---|---|---|---|
GPIO1 | tw(GPIO_IN) | Pulse width, GPIOn_x | 1.8 V | 2P + 2.6(1) | ns | |
3.3 V | 2P + 3.4(1) | ns |
NO. | PARAMETER | DESCRIPTION | BUFFER TYPE | MIN | MAX | UNIT |
---|---|---|---|---|---|---|
GP3 | tw(GPIO_OUT) | Minimum Output Pulse Width | LVCMOS | -3.6 + 0.975P(1) | ns | |
GP4 | tw(GPIO_OUT) | Minimum Output Pulse Width Low | I2C Open Drain | 160 | ns | |
GP5 | tw(GPIO_OUT) | Minimum Output Pulse Width High | I2C Open Drain | 60 | ns |
For more information, see General-Purpose Interface (GPIO) section in Peripherals chapter in the device TRM.