SPRSP57E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Jacinto™ DRA821x processors, based on the Armv8 64-bit architecture, are optimized for gateway systems with cloud connectivity. The System-on-Chip (SoC) design reduces system-level costs and complexity through integration—notably, a system MCU, functional safety and security features, and an Ethernet switch for high-speed communication. Integrated diagnostics and functional safety features are targeted to ASIL-D and SIL 3 certification requirements. Real-time control and low-latency communication are enabled by a PCIe controller and a TSN capable Gigabit Ethernet switch.
Up to four general-purpose Arm® Cortex®-R5F subsystems can handle low-level, timing-critical processing tasks and leave the Arm® Cortex®-A72 core unencumbered for advanced and cloud-based applications.
Jacinto DRA821x processors also include the concept of the Extended MCU (eMCU) domain. This domain is a subset of the processors and peripherals on the main domain targeted at higher functional safety enablement, such as ASIL-D/SIL-3. The functional block diagram highlights which IP are included in the eMCU. For more details about eMCU and functional safety, see the DRA821 Safety Manual Processors Texas Instruments Jacinto™ 7 Family of Products (SPRUIX4).
PART NUMBER | PACKAGE(1) | PACKAGE SIZE(2) |
---|---|---|
DRA821U4-Q1 DRA821U4 |
ALM (FCBGA, 433) | 17.2 mm × 17.2 mm |
DRA821U2-Q1 DRA821U2 |
ALM (FCBGA, 433) | 17.2 mm × 17.2 mm |
XJ7200GB | ALM (FCBGA, 433) | 17.2 mm × 17.2 mm |