SPRSP35K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
---|---|---|---|---|---|---|
D1 | tw(resetnL) | Pulse duration, HYPERBUS0_RESETn low | 200 | ns | ||
D2 | tw(csnL) | Pulse duration, HYPERBUS0_CSn[1:0] low | 1000 | ns | ||
D3 | td(resetnH-csnL) | Delay time, HYPERBUS0_RESETn rising edge to HYPERBUS0_CSn[1:0] falling edge | 200.34 | ns | ||
D4 | td(csnL-rwdsL) | Delay time, HYPERBUS0_CSn[1:0] falling edge to HYPERBUS0_RWDS falling edge | 166 MHz | 186 | ns | |
100 MHz | 182 | ns | ||||
D5 | tskn(rwdsV-dV) | Input skew, HYPERBUS0_RWDS transition to HYPERBUS0_DQ[7:0] valid | 166 MHz | -0.46 | 0.46 | ns |
LFD5 | 100 MHz | -0.81 | 0.81 | ns |