SPRSP35K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
D6 | tc(ck/ckn) | Cycle time, HYPERBUS0_CK/CKn | 6 | ns | |
D7 | tw(ck/ckn) | Pulse duration, HYPERBUS0_CK/CKn high or low | 2.85 | ns | |
D8 | tw(csnH) | Pulse duration, HYPERBUS0_CSn[1:0] invalid between operations | 6 | ns | |
D9 | td(csnL-ckH/cknL) | Delay time, HYPERBUS0_CSn[1:0] falling edge to first HYPERBUS0_CK rising (HYPERBUS0_CKn falling) edge | -3.28 | ns | |
D10 | td(ckL/cknH-csnH) | Delay time, last falling HYPERBUS0_CK (rising HYPERBUS0_Ckn) edge to HYPERBUS0_CSn[1:0] rising | 0.28 | ns | |
D11 | td(ckV/cknV-rwdsV) | Delay time, HYPERBUS0_CK/CKn transition to HYPERBUS0_RWDS valid | 0.68 | 2.14 | ns |
D12 | td(ckV-dV) | Delay time, HYPERBUS0_CK/CKn transition to HYPERBUS0_DQ[7:0] valid | 0.71 | 2.3 | ns |