SPRSP35K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-31 represents CPSW2G timing conditions.
PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|
INPUT CONDITIONS | ||||
SRI | Input signal slew rate | 0.9 | 3.6 | V/ns |
OUTPUT CONDITIONS | ||||
CL | Output load capacitance | 10 | 470 | pF |
Table 6-32, Table 6-33, and Figure 6-41 present timing requirements for MDIO.
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
MDIO1 | tsu(mdioV-mdcH) | Setup time, MDIO[x]_MDIO valid before MDIO[x]_MDC high | 90 | ns | |
MDIO2 | th(mdcH-mdioV) | Hold time, MDIO[x]_MDIO valid after MDIO[x]_MDC high | 0 | ns |
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
MDIO3 | tc(mdc) | Cycle time, MDIO[x]_MDC | 400 | ns | |
MDIO4 | tw(mdcH) | Pulse Duration, MDIO[x]_MDC high | 160 | ns | |
MDIO5 | tw(mdcL) | Pulse Duration, MDIO[x]_MDC low | 160 | ns | |
MDIO7 | td(mdcL-mdioV) | Delay time, MDIO[x]_MDC low to MDIO[x]_MDIO valid | -150 | 150 | ns |