SPRSP35K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
NO. | PARAMETER | DESCRIPTION(2) | MODE(3) | MIN | MAX | MIN | MAX | UNIT |
---|---|---|---|---|---|---|---|---|
100 MHz(23) | 133 MHz(23) | |||||||
F12 | tsu(dV-clkH) | Setup time, input data GPMC_AD[15:0] valid before output clock GPMC_CLK high | div_by_1_mode; | 1.81 | 1.11 | ns | ||
not_div_by_1_mode; | 1.06 | ns | ||||||
F13 | th(clkH-dV) | Hold time, input data GPMC_AD[15:0] valid after output clock GPMC_CLK high | div_by_1_mode; | 1.78 | 2.28 | ns | ||
not_div_by_1_mode; | 1.78 | ns | ||||||
F21 | tsu(waitV-clkH) | Setup time, input wait GPMC_WAIT[j] valid before output clock GPMC_CLK high(1) | div_by_1_mode; | 1.81 | 1.11 | ns | ||
not_div_by_1_mode; | 1.06 | ns | ||||||
F22 | th(clkH-waitV) | Hold time, input wait GPMC_WAIT[j] valid after output clock GPMC_CLK high(1) | div_by_1_mode; | 1.78 | 2.28 | ns | ||
not_div_by_1_mode; | 1.78 | ns |