SPRSP35K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-88, and Figure 6-105 presents switching characteristics for MMC1/2 – UHS-I SDR50 Mode.
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
fop(clk) | Operating frequency, MMC[x]_CLK | 100 | MHz | ||
SDR505 | tc(clk) | Cycle time, MMC[x]_CLK | 10 | ns | |
SDR506 | tw(clkH) | Pulse duration, MMC[x]_CLK high | 4.45 | ns | |
SDR507 | tw(clkL) | Pulse duration, MMC[x]_CLK low | 4.45 | ns | |
SDR508 | td(clkH-cmdV) | Delay time, MMC[x]_CLK rising edge to MMC[x]_CMD transition | 1.2 | 6.35 | ns |
SDR509 | td(clkH-dV) | Delay time, MMC[x]_CLK rising edge to MMC[x]_DAT[3:0] transition | 1.2 | 6.35 | ns |