SLOS919D June 2016 – November 2023 DRV2510-Q1
PRODUCTION DATA
The DRV2510-Q1 device design has minimal parasitic inductances due to the short leads on the package. This dramatically reduces EMI that results from current passing from the die to the system PCB. The design incorporates circuitry that optimizes output transitions that causes EMI. Follow the recommended design requirements in the Section 8.2.1.1 section.