SLVSHE3 June 2024 DRV2911-Q1
PRODUCTION DATA
PIN | TYPE(1) | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
NC | 1, 19, 20, 38, 39, 40 |
NC |
No connection, open. |
AGND | 2, 26, 31, 36 | GND | Device analog ground. Refer to Section 9.1 for connecting recommendations. |
FB_BK | 3 | PWR I | Feedback for buck regulator. Connect to buck regulator output after the inductor/resistor. |
GND_BK | 4 | GND | Buck regulator ground. Refer to Section 9.1 for connection recommendations. |
SW_BK | 5 | PWR O | Buck switch node. Connect this pin to an inductor or resistor. |
CPL | 6 | PWR | Charge pump switching node. Connect a X5R or X7R, 47-nF, ceramic capacitor between the CPH and CPL pins. TI recommends a capacitor voltage rating at least twice the normal operating voltage of the device. |
CPH | 7 | PWR | |
CP | 8 | PWR O | Charge pump output. Connect a X5R or X7R, 1-µF, 16-V ceramic capacitor between the CP and PVDD pins. |
PVDD | 9, 10, 11 | PWR I | Power supply. Connect to supply voltage; bypass to PGND with two 0.1-µF capacitors (for each pin) plus one bulk capacitor rated for PVDD. TI recommends a capacitor voltage rating at least twice the normal operating voltage of the device. |
PGND | 12, 15, 18 | GND | Device power ground. Refer to Section 9.1 for connections recommendation. |
OUTA | 13, 14 | PWR O | Half bridge output A. |
OUTB | 16, 17 | PWR O | Half bridge output B. |
OUTOFF | 21 | I | When this pin is logic high the four MOSFETs in the power stage are turned OFF making all outputs Hi-Z. |
FAULTZ | 22 | O | Fault indicator. Pulled logic-low with fault condition; Open-drain output requires an external pull-up resistor to AVDD or an external source. Ensure that FAULTZ is pulled > 2.2V on power up. |
RESETZ | 23 | I | Driver RESETZ. When this pin is logic low, the device goes into a low-power sleep mode. A 20 to 40-µs low pulse can be used to reset fault conditions without entering sleep mode. |
VSEL_BK | 24 | I | Buck output voltage setting. This pin is a 2-level input pin set by an external resistor. Refer to Figure 6-2. |
AVDD | 25, 28, 30, 32 |
PWR O | 3.3-V internal regulator output. Connect an X5R or X7R, 1-µF, 6.3-V ceramic capacitor between the AVDD (near pin 25) and AGND pins. This regulator can source up to 30 mA externally. |
PWMA | 27 | I | PWM input for half-bridge A control. |
PWMB | 29 | I | PWM input for half-bridge B control. |
RBIAS | 33 | I | Tie 47 kΩ resistor to AVDD. |
SLEW | 34 | I | Slew rate control setting. This pin is a 4-level input pin set by an external resistor. Refer to Figure 6-2. |
OCP | 35 | I | OCP level control setting. Refer to Figure 6-2. |
VREF | 37 | PWR | Connect a X5R or X7R, 0.1-μF, 6.3-V ceramic capacitor between the VREF and AGND pins. |
Thermal pad | GND | Must be connected to analog ground. |