SLVSHE3 June 2024 DRV2911-Q1
PRODUCTION DATA
The hardware interface contains three configurable pins SLEW, OCP, and VSEL_BK for controlling the driver output slew rate, over current protection level, and buck voltage, respectively. These pins allow the application designer to configure the device settings by tying each pin to logic high, logic low, floating, or pull-up to logic high with a suitable resistor. The hardware interface also contains the FAULTZ open-drain pin for reporting a driver fault.
Figure 6-3 shows the structure of the four-level input pin, SLEW. The OCP and VSEL_BK pins utilize the same internal structure but only have two valid configurations.
Figure 6-4 shows the input structure for the logic level pins, OUTOFF, PWMx, and RESETZ. The input can be with a voltage or external resistor. It is recommended to put these pins low in device sleep mode to reduce leakage current through internal pull-down resistors.
Figure 6-5 shows the structure of the open-drain output FAULTZ. The open-drain output requires an external pullup resistor to function properly.