SLVSG63A January 2023 – March 2024 DRV8143-Q1
PRODUCTION DATA
Refer wake up transient waveforms
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
VVM_REV | Supply pin voltage during reverse current | IVM = - 5A, device in unpowered state | 1.4 | V | ||
IVMQ | VM current in SLEEP state | VVM = 13.5V, VnSLEEP = 0V or VVDD < PORVDD_FALL, TA = 25°C | 1 | µA | ||
VVM = 13.5V, VnSLEEP = 0V or VVDD < PORVDD_FALL, TA = 125°C | 5.8 | µA | ||||
IVMS | VM current in STANDBY state | VVM = 13.5V | 3 | 5 | mA | |
IVDD | VDD current in ACTIVE state | SPI (P) variant | 10 | mA | ||
tRESET | RESET pulse filter time | Reset signal on nSLEEP pin for HW (H) variant | 5 | 20 | µs | |
tSLEEP | SLEEP command filter time | Sleep signal on nSLEEP pin for HW (H) variant | 40 | 120 | µs | |
tSLEEP_SPI | SLEEP command filter time | Sleep signal on nSLEEP pin for SPI (S) variant | 5 | 20 | µs | |
tWAKEUP | Wake-up command filter time | Wake-up signal on nSLEEP pin for HW (H) and SPI (S) variants | 10 | µs | ||
tCOM | Time for communication to be available after wake-up or power-up through VM or VDD supply pin | Wake-up signal on nSLEEP pin or power cycle - VVM > VMPOR_RISE or VVDD > VDDPOR_RISE | 400 | µs | ||
tREADY | Time for driver ready to be driven after wake-up through nSLEEP pin or power-up through VM or VDD supply pin | Wake-up signal on nSLEEP pin or power cycle - VVM > VMPOR_RISE or VVDD > VDDPOR_RISE, 1 μF cap on VCP pin | 3.5 | ms | ||
VVCP | Charge pump regulator voltage | VVM > 7 V | VVM+5 | V | ||
fVCP | Average Charge pump switching frequency | 20 | MHz |