SLVSG25A January 2023 – March 2024 DRV8144-Q1
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
RPU_nSCS | Internal pull-up resistance to VDD (reverse current blocked) on nSCS | Measured at min VIH level | 200 | 500 | KΩ | |
RPD_SPI | Internal pull-down resistance to GND on SDI, SCLK | Measured at max VIL level | 150 | 500 | KΩ | |
VIL | Input logic low voltage | SDI, SCLK, nSCS pins | 0.7 | V | ||
VIH | Input logic high voltage | SDI, SCLK, nSCS pins | 1.5 | V | ||
VIHYS | Input hysteresis | SDI, SCLK, nSCS pins | 100 | mV | ||
VOL_SDO | Output logic low voltage | 0.5 mA sink into SDO | 0.4 | V | ||
VOH_SDO | Output logic high voltage for SPI (S) variant | 0.5 mA source from SDO, VnSLEEP = 5 V, VVM > 7 V | 4.1 | V | ||
0.5 mA source from SDO, VnSLEEP = 3.3 V, VVM > 5 V | 2.7 | V | ||||
VOH_SDO_NL | Output logic high voltage at no load on SDO, valid only for SPI (S) variant | No current from SDO, VnSLEEP = 5 V, VVM > 7 V | 5.5 | V | ||
No current from SDO, VnSLEEP = 3.3 V, VVM > 5 V | 3.8 | V |