SLVSGV9 august 2023 DRV8213
PRODUCTION DATA
Whenever the supply voltage falls below the UVLO falling threshold voltage, VUVLO, all circuitry in the device is disabled, the output FETS are disabled, all internal logic is reset and nFAULT is pulled low. When powered by split supplies (RTE package only), the UVLO triggers when the VCC pin voltage drops below VUVLO_VCC falling threshold. This allows the VM supply to dip all the way to 0 V. When operating from a single supply (DSG package only), the UVLO triggers when the VM pin voltage drops below VUVLO_VM falling threshold. Normal operation resumes when the supply voltage rises above the VUVLO rising threshold as shown in Figure 8-12. Table 8-7 summarizes the conditions when the device enters UVLO.
Package variant | VVM | VVCC | Device Response | IPROPI |
---|---|---|---|---|
RTE | 0 V to VVM_MAX | <1.65 V | UVLO | Not available |
0 V to VVM_MAX | >1.65 V | Normal Operation | Available for VVM > 1.65 V | |
DSG | <1.65 V | N/A | UVLO | Not available |
1.65 V to VVM_MAX | N/A | Normal Operation | Available |