SLVSH04 November 2023 DRV8214
PRODUCTION DATA
Table 8-40 lists the memory-mapped registers for the DRV8214_CONFIG registers. All register offset addresses not listed in Table 8-40 should be considered as reserved locations and the register contents should not be modified.
Offset | Acronym | Register Name | Section |
---|---|---|---|
9h | CONFIG0 | Configuration Registers - Faults (1/5). | Section 8.6.2.1 |
Ah | CONFIG1 | Configuration Registers - (2/5). | Section 8.6.2.2 |
Bh | CONFIG2 | Configuration Registers - (3/5). | Section 8.6.2.3 |
Ch | CONFIG3 | Configuration Registers - (4/5). | Section 8.6.2.4 |
Dh | CONFIG4 | Configuration Registers - (5/5). | Section 8.6.2.5 |
Complex bit access types are encoded to fit into small table cells. Table 8-41 shows the codes that are used for access types in this section.
Access Type | Code | Description |
---|---|---|
Read Type | ||
R | R | Read |
Write Type | ||
W | W | Write |
Reset or Default Value | ||
-n | Value after reset or the default value |
CONFIG0 is shown in Table 8-42.
Return to the Summary Table.
Enable/Disable various faults like OCP, OVP, STALL, etc.
CONFIG1 is shown in Table 8-43.
Return to the Summary Table.
Configure the inrush time (1/2).
CONFIG2 is shown in Table 8-44.
Return to the Summary Table.
Configure the inrush time (2/2).
CONFIG3 is shown in Table 8-45.
Return to the Summary Table.
Enable/Disable various device modes like IMODE, SMODE and parameters like blanking time.
CONFIG4 is shown in Table 8-46.
Return to the Summary Table.
Configure the report registers like RC_REP and STALL_REP.